# V850ES/JF3-L User's Manual: Hardware RENESAS MCU V850ES/JF3-L Microcontrollers μPD70F3735 μPD70F3736 All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Electronics Corp. website (http://www.renesas.com). #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. #### NOTES FOR CMOS DEVICES - #### (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{\rm IL}$ (MAX) and $V_{\rm IH}$ (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{\rm IL}$ (MAX) and $V_{\rm IH}$ (MIN). ### (2) HANDLING OF UNUSED INPUT PINS Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. #### ③ PRECAUTION AGAINST ESD A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. #### **4** STATUS BEFORE INITIALIZATION Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. ## **5** POWER ON/OFF SEQUENCE In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. #### (6) INPUT OF SIGNAL DURING POWER OFF STATE Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. #### How to Use This Manual Readers This manual is intended for users who wish to understand the functions of the V850ES/JF3-L and design application systems using these products. **Purpose** This manual is intended to give users an understanding of the hardware functions of the V850ES/JF3-L shown in the **Organization** below. Organization This manual is divided into two parts: Hardware (this manual) and Architecture (V850ES Architecture User's Manual). #### Hardware - Pin functions - CPU function - On-chip peripheral functions - Flash memory programming - · Electrical specifications #### Architecture - Data types - Register set - Instruction format and instruction set - Interrupts and exceptions - Pipeline operation #### **How to Read This Manual** It is assumed that the readers of this manual have general knowledge in the fields of electrical engineering, logic circuits, and microcontrollers. To understand the overall functions of the V850ES/JF3-L → Read this manual according to the **CONTENTS**. To find the details of a register where the name is known → Use APPENDIX B REGISTER INDEX. #### Register format →The name of the bit whose number is in angle brackets (<>) in the figure of the register format of each register is defined as a reserved word in the device file. To understand the details of an instruction function → Refer to the **V850ES Architecture User's Manual** available separately. To know the electrical specifications of the V850ES/JF3-L → See CHAPTER 30 ELECTRICAL SPECIFICATIONS. The "yyy bit of the xxx register" is described as the "xxx.yyy bit" in this manual. Note with caution that if "xxx.yyy" is described as is in a program, however, the compiler/assembler cannot recognize it correctly. The mark <R> shows major revised points. The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field. **Conventions** Data significance: Higher digits on the left and lower digits on the right Active low representation: $\overline{xxx}$ (overscore over pin or signal name) Memory map address: Higher addresses on the top and lower addresses on the bottom **Note**: Footnote for item marked with **Note** in the text **Caution**: Information requiring particular attention **Remark**: Supplementary information Numeric representation: Binary ... xxxx or xxxxB Decimal ... xxxx Hexadecimal ... xxxxH Prefix indicating power of 2 (address space, memory capacity): K (kilo): $2^{10} = 1,024$ M (mega): $2^{20} = 1,024^2$ G (giga): $2^{30} = 1,024^3$ ## **Related Documents** The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such. ## Documents related to V850ES/JF3-L | Document Name | Document No. | |-------------------------------------|--------------| | V850ES Architecture User's Manual | U15943E | | V850ES/JF3-L Hardware User's Manual | This manual | ## Documents related to development tools | Document Name | Document No. | | | | | |----------------------------------------------|-----------------------------------------------------------------|---------|--|--|--| | QB-V850ESSX2 In-Circuit Emulator | U17091E | | | | | | QB-V850MINI On-Chip Debug Emulator | U17638E | | | | | | QB-MINI2 On-Chip Debug Emulator with Flash | RB-MINI2 On-Chip Debug Emulator with Flash Programming Function | | | | | | CA850 Ver. 3.20 C Compiler Package Operation | | U18512E | | | | | | C Language | | | | | | | Assembly Language | U18514E | | | | | | Link Directives | U18515E | | | | | PM+ Ver. 6.30 Project Manager | | U18416E | | | | | ID850QB Ver. 3.40 Integrated Debugger | Operation | U18604E | | | | | SM850 Ver. 2.50 System Simulator | U16218E | | | | | | SM850 Ver. 2.00 or Later System Simulator | External Part User Open Interface Specification | U14873E | | | | | SM+ System Simulator | Operation | U18601E | | | | | | User Open Interface | U18212E | | | | | RX850 Ver. 3.20 Real-Time OS | Basics | U13430E | | | | | | Installation | U17419E | | | | | | Task Debugger | U17420E | | | | | RX850 Pro Ver. 3.21 Real-Time OS | Basics | U18165E | | | | | | Installation | U17421E | | | | | | Task Debugger | U17422E | | | | | AZ850 Ver. 3.30 System Performance Analyze | er | U17423E | | | | | PG-FP4 Flash Memory Programmer | U15260E | | | | | | PG-FP5 Flash Memory Programmer | U18865E | | | | | Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc. IECUBE is a registered trademark of Renesas Electronics Corporation in Japan and Germany. MINICUBE is a registered trademark of Renesas Electronics Corporation in Japan and Germany or a trademark in the United States of America. **EEPROM** is a trademark of Renesas Electronics Corporation. Applilet is a registered trademark of Renesas Electronics in Japan, Germany, Hong Kong, China, the Republic of Korea, the United Kingdom, and the United States of America. Windows and Windows NT are either registered trademarks or trademarks of Microsoft Corporation in the United States and/or other countries. SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. **PC/AT** is a trademark of International Business Machines Corporation. SPARCstation is a trademark of SPARC International, Inc. Solaris and SunOS are trademarks of Sun Microsystems, Inc. TRON is an abbreviation of The Realtime Operating System Nucleus. ITRON is an abbreviation of Industrial TRON. ## **CONTENTS** | CHAPTER | R 1 INT | RODUCTION | 1 | |------------|----------------|-------------------------------------------------------------------------|----| | 1.1 | Gener | al | 1 | | 1.2 | Featur | es | 3 | | 1.3 | Applic | ation Fields | 4 | | 1.4 | Orderi | ng Information | 4 | | 1.5 | Pin Co | nfiguration (Top View) | 5 | | 1.6 | Functi | on Block Configuration | 7 | | | 1.6.1 | Internal block diagram | 7 | | | 1.6.2 | Internal units | 8 | | | | | | | | | FUNCTIONS | | | 2.1 | | Pin Functions | | | 2.2 | | ates | | | 2.3 | | Circuit Types, I/O Buffer Power Supplies, and Connection of Unused Pins | | | 2.4 | Cautio | ns | 22 | | CHAPTER | 3 CP | U FUNCTION | 23 | | 3.1 | | es | | | 3.1<br>3.2 | | esegister Set | | | 3.2 | | | | | | 3.2.1<br>3.2.2 | Program register set | | | 3.3 | · | System register settion Modes | | | 3.3 | • | | | | 3.4 | 3.3.1 | Specifying operation mode | | | 3.4 | | ss Space | | | | 3.4.1 | CPU address space | | | | 3.4.2 | Wraparound of CPU address space | | | | 3.4.3 | Memory map | | | | 3.4.4 | Areas | | | | 3.4.5 | Recommended use of address space | | | | 3.4.6 | Peripheral I/O registers | | | | 3.4.7 | Special registers | | | | 3.4.8 | Cautions | 56 | | CHAPTER | R 4 PO | RT FUNCTIONS | 59 | | 4.1 | Featur | es | 59 | | 4.2 | Basic | Port Configuration | 59 | | 4.3 | Port C | onfigurationonfiguration | 60 | | | 4.3.1 | Port 0 | 65 | | | 4.3.2 | Port 1 | 68 | | | 4.3.3 | Port 3 | 69 | | | 4.3.4 | Port 4 | 75 | | | 4.3.5 | Port 5 | 77 | | | 4.3.6 | Port 7 | 81 | | | 4.3.7 | Port 9 | 82 | | | 4.3.8 | Port CM | 88 | | | 4.3.9 | Port CT | 90 | | | 4.3.10 | Port DH | 92 | | | 4.3.11 | Port DL | 93 | | | 4.4 | Block Diagrams | | |----|-----------------|-----------------------------------------------------------------------------------------|-----| | | 4.5 | Port Register Settings When Alternate Function Is Used | | | | 4.6 | Cautions | | | | | 4.6.1 Cautions on setting port pins | | | | | 4.6.2 Cautions on bit manipulation instruction for port n register (Pn) | | | | | 4.6.3 Cautions on on-chip debug pins | | | | | 4.6.4 Cautions on P05/INTP2/DRST pin | | | | | 4.6.5 Cautions on P10 and P53 pins when power is turned on | | | | | 4.6.6 Hysteresis characteristics | 135 | | СН | APTER | 5 BUS CONTROL FUNCTION | | | | 5.1 | Features | 136 | | | 5.2 | Bus Control Pins | 137 | | | | 5.2.1 Pin status when internal ROM, internal RAM, or on-chip peripheral I/O is accessed | 137 | | | | 5.2.2 Pin status in each operation mode | 137 | | | 5.3 | Memory Block Function | 138 | | | 5.4 | Bus Access | 139 | | | | 5.4.1 Number of clocks for access | 139 | | | | 5.4.2 Bus size setting function | 139 | | | | 5.4.3 Access by bus size | 140 | | | 5.5 | Wait Function | 147 | | | | 5.5.1 Programmable wait function | 147 | | | | 5.5.2 External wait function | 148 | | | | 5.5.3 Relationship between programmable wait and external wait | 149 | | | | 5.5.4 Programmable address wait function | 150 | | | 5.6 | Idle State Insertion Function | 151 | | | 5.7 | Bus Hold Function | 152 | | | | 5.7.1 Functional outline | 152 | | | | 5.7.2 Bus hold procedure | 153 | | | | 5.7.3 Operation in power save mode | 153 | | | 5.8 | Bus Priority | 154 | | | 5.9 | Bus Timing | 155 | | СН | APTER | 6 CLOCK GENERATION FUNCTION | 158 | | | 6.1 | Overview | 158 | | | 6.2 | Configuration | 159 | | | 6.3 | Registers | 161 | | | 6.4 | Operation | | | | | 6.4.1 Operation of each clock | | | | | 6.4.2 Clock output function | | | | 6.5 | PLL Function | | | | | 6.5.1 Overview | 167 | | | | 6.5.2 Registers | 167 | | | | 6.5.3 Usage | 171 | | СН | APTER | 7 16-BIT TIMER/EVENT COUNTER P (TMP) | 172 | | • | 7.1 | Overview | | | | 7.1 | Functions | | | | 7.3 | Configuration | | | | 7.3<br>7.4 | Registers | | | | 7. <del>5</del> | Operation | | | | | 7.5.1 Interval timer mode (TPnMD2 to TPnMD0 bits = 000) | | | | | | | | | 7.5.2 | External event count mode (TPnMD2 to TPnMD0 bits = 001) | 198 | |-----------------|----------|------------------------------------------------------------------|-----| | | 7.5.3 | External trigger pulse output mode (TPnMD2 to TPnMD0 bits = 010) | 206 | | | 7.5.4 | One-shot pulse output mode (TPnMD2 to TPnMD0 bits = 011) | 218 | | | 7.5.5 | PWM output mode (TPnMD2 to TPnMD0 bits = 100) | 225 | | | 7.5.6 | Free-running timer mode (TPnMD2 to TPnMD0 bits = 101) | 234 | | | 7.5.7 | Pulse width measurement mode (TPnMD2 to TPnMD0 bits = 110) | 251 | | | 7.5.8 | Timer output operations | 257 | | 7.6 | Select | tor Function | 258 | | 7.7 | Cautio | ons | 259 | | CHAPT | ER 8 16- | -BIT TIMER/EVENT COUNTER Q (TMQ) | 260 | | 8.1 | | riew | | | 8.2 | | ions | | | 8.3 | | guration | | | 8.4 | | ters | | | 8.5 | _ | ition | | | 0.0 | 8.5.1 | Interval timer mode (TQ0MD2 to TQ0MD0 bits = 000) | | | | 8.5.2 | External event count mode (TQ0MD2 to TQ0MD0 bits = 001) | | | | 8.5.3 | External trigger pulse output mode (TQ0MD2 to TQ0MD0 bits = 001) | | | | 8.5.4 | One-shot pulse output mode (TQ0MD2 to TQ0MD0 bits = 010) | | | | 8.5.5 | PWM output mode (TQ0MD2 to TQ0MD0 bits = 100) | | | | 8.5.6 | Free-running timer mode (TQ0MD2 to TQ0MD0 bits = 101) | | | | 8.5.7 | Pulse width measurement mode (TQ0MD2 to TQ0MD0 bits = 101) | | | | 8.5.8 | Timer output operations | | | 8.6 | | ons | | | 0.0 | Oddiid | | | | CHAPT | ER 9 16- | -BIT INTERVAL TIMER M (TMM) | 359 | | 9.1 | Overv | riew | 359 | | 9.2 | Confid | guration | 360 | | 9.3 | • | ter | | | 9.4 | • | ition | | | | 9.4.1 | Interval timer mode | | | | 9.4.2 | Cautions | | | | | | | | | | ATCH TIMER FUNCTIONS | | | 10. | | ions | | | 10. | • | guration | | | 10. | | ol Registers | | | 10. | | tion | | | | 10.4.1 | Operation as watch timer | | | | 10.4.2 | Operation as interval timer | | | | 10.4.3 | Cautions | 376 | | CHADT | FR 11 F | UNCTIONS OF WATCHDOG TIMER 2 | 377 | | СПАР II<br>.11. | | ionsions | | | | | | | | 11.: | | guration | | | 11.3 | • | ters | | | 11. | 4 Opera | tion | 381 | | CHAPT | ER 12 R | EAL-TIME OUTPUT FUNCTION (RTO) | 382 | | 12. | | ion | | | 12. | | guration | | | | ~ ~ ; | g | | | | 12.3 | Registers | 385 | |------|------|-------------------------------------------------|-------| | | 12.4 | Operation | 387 | | | 12.5 | Usage | 388 | | | 12.6 | Cautions | 388 | | CLIA | DTED | 12. A/D. CONVERTER | 200 | | | | 13 A/D CONVERTER | | | | 13.1 | Overview | | | | 13.2 | Functions | | | | | Configuration | | | | 13.4 | Registers | | | | 13.5 | Operation | | | | | 13.5.1 Basic operation | | | | | 13.5.2 Conversion operation timing | | | | | 13.5.3 Trigger mode | | | | | 13.5.4 Operation mode | | | | | 13.5.5 Power-fail compare mode | | | | | Cautions | | | | 13.7 | How to Read A/D Converter Characteristics Table | 421 | | СНА | PTER | 14 D/A CONVERTER | 425 | | | 14.1 | Functions | 425 | | | 14.2 | Configuration | | | | 14.3 | Registers | | | | _ | Operation | | | | | 14.4.1 Operation in normal mode | | | | | 14.4.2 Operation in real-time output mode | | | | | 14.4.3 Cautions | | | | | 17.7.0 Gadions | . 723 | | СНА | PTER | 15 ASYNCHRONOUS SERIAL INTERFACE A (UARTA) | 430 | | | 15.1 | Mode Switching of UARTA2 and I <sup>2</sup> C00 | 430 | | | 15.2 | Features | 431 | | | 15.3 | Configuration | 432 | | | 15.4 | Registers | 434 | | | 15.5 | Interrupt Request Signals | 440 | | | 15.6 | Operation | 441 | | | | 15.6.1 Data format | .441 | | | | 15.6.2 SBF transmission/reception format | .443 | | | | 15.6.3 SBF transmission | .445 | | | | 15.6.4 SBF reception | .446 | | | | 15.6.5 UART transmission | .447 | | | | 15.6.6 Continuous transmission procedure | .448 | | | | 15.6.7 UART reception | .450 | | | | 15.6.8 Reception errors | .451 | | | | 15.6.9 Parity types and operations | .453 | | | | 15.6.10 Receive data noise filter | | | | 15.7 | Dedicated Baud Rate Generator | | | | | Cautions | | | O114 | DTCC | 10. 2 WIDE VARIABLE LENGTH CERIAL I/O (COIR) | 404 | | | | 16 3-WIRE VARIABLE-LENGTH SERIAL I/O (CSIB) | | | | | Mode Switching of CSIB0 and I <sup>2</sup> C01 | | | | 16.2 | Features | | | | 16.3 | Configuration | 400 | | 1 | 6.4 | Registers | 468 | |------|------|-----------------------------------------------------------------------------------------|-----| | 1 | 6.5 | Interrupt Request Signals | 475 | | 1 | 6.6 | Operation | 476 | | | | 16.6.1 Single transfer mode (master mode, transmission mode) | 476 | | | | 16.6.2 Single transfer mode (master mode, reception mode) | 478 | | | | 16.6.3 Single transfer mode (master mode, transmission/reception mode) | 480 | | | | 16.6.4 Single transfer mode (slave mode, transmission mode) | 482 | | | | 16.6.5 Single transfer mode (slave mode, reception mode) | 484 | | | | 16.6.6 Single transfer mode (slave mode, transmission/reception mode) | 486 | | | | 16.6.7 Continuous transfer mode (master mode, transmission mode) | 488 | | | | 16.6.8 Continuous transfer mode (master mode, reception mode) | 490 | | | | 16.6.9 Continuous transfer mode (master mode, transmission/reception mode) | 493 | | | | 16.6.10 Continuous transfer mode (slave mode, transmission mode) | 497 | | | | 16.6.11 Continuous transfer mode (slave mode, reception mode) | 499 | | | | 16.6.12 Continuous transfer mode (slave mode, transmission/reception mode) | 502 | | | | 16.6.13 Reception error | 506 | | | | 16.6.14 Clock timing | 507 | | 1 | 6.7 | Output Pins | 509 | | 1 | 6.8 | Baud Rate Generator | 510 | | | | 16.8.1 Baud rate generation | 511 | | 1 | 6.9 | Cautions | 512 | | | | | | | CHAF | PTER | 17 I <sup>2</sup> C BUS | 513 | | 1 | 7.1 | Mode Switching of I <sup>2</sup> C Bus and Other Serial Interfaces | 513 | | | | 17.1.1 UARTA2 and I <sup>2</sup> C00 mode switching | 513 | | | | 17.1.2 CSIB0 and I <sup>2</sup> C01 mode switching | 514 | | 1 | 7.2 | Features | 515 | | 1 | 7.3 | Configuration | 516 | | 1 | 7.4 | Registers | 520 | | 1 | 7.5 | I <sup>2</sup> C Bus Mode Functions | 536 | | | | 17.5.1 Pin configuration | 536 | | 1 | 7.6 | I <sup>2</sup> C Bus Definitions and Control Methods | 537 | | | | 17.6.1 Start condition | 537 | | | | 17.6.2 Addresses | 538 | | | | 17.6.3 Transfer direction specification | 539 | | | | 17.6.4 ACK | 540 | | | | 17.6.5 Stop condition | 541 | | | | 17.6.6 Wait state | 542 | | | | 17.6.7 Wait state cancellation method | 544 | | 1 | 7.7 | I <sup>2</sup> C Interrupt Request Signals (INTIICn) | 545 | | | | 17.7.1 Master device operation | 545 | | | | 17.7.2 Slave device operation (when receiving slave address data (address match)) | 548 | | | | 17.7.3 Slave device operation (when receiving extension code) | 552 | | | | 17.7.4 Operation without communication | 556 | | | | 17.7.5 Arbitration loss operation (operation as slave after arbitration loss) | 556 | | | | 17.7.6 Operation when arbitration loss occurs (no communication after arbitration loss) | 558 | | 1 | 7.8 | Interrupt Request Signal (INTIICn) Generation Timing and Wait Control | 565 | | 1 | 7.9 | Address Match Detection Method | 567 | | 1 | 7.10 | Error Detection | 567 | | 1 | 7.11 | Extension Code | 567 | | 1 | 7.12 | Arbitration | 568 | | 1 | 7.13 | Wakeup Function | 569 | | | | | | | | Communication Reservation | 570 | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | | 17.14.1 When communication reservation function is enabled (IICFn.IICRSVn bit = 0) | 570 | | | 17.14.2 When communication reservation function is disabled (IICFn.IICRSVn bit = 1) | 574 | | 17.15 | Cautions | 575 | | 17.16 | Communication Operations | 576 | | | 17.16.1 Master operation in single master system | 577 | | | 17.16.2 Master operation in multimaster system | 577 | | | 17.16.3 Slave operation | 581 | | 17.17 | Timing of Data Communication | 584 | | CHAPTER | 18 DMA FUNCTION (DMA CONTROLLER) | 591 | | 18.1 | Features | | | 18.2 | Configuration | | | 18.3 | Registers | | | 18.4 | Transfer Targets | | | 18.5 | Transfer Modes | | | 18.6 | Transfer Types | | | 18.7 | DMA Channel Priorities | | | 18.8 | Time Related to DMA Transfer | | | 18.9 | DMA Transfer Start Factors | | | | DMA Abort Factors | | | | End of DMA Transfer | | | | Operation Timing | | | | Cautions | | | 100 | | | | CHAPTER | 19 INTERRUPT/EXCEPTION PROCESSING FUNCTION | | | 19.1 | Features | | | 19.2 | Non-Maskable Interrupts | 618 | | | | | | | 19.2.1 Operation | | | | 19.2.1 Operation | | | | · | 621 | | 19.3 | 19.2.2 Restore | 621<br>622 | | 19.3 | 19.2.2 Restore | 621<br>622<br><b>623</b> | | 19.3 | 19.2.2 Restore | 621<br>622<br>623 | | 19.3 | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts 19.3.1 Operation | 621<br>622<br>623<br>623 | | 19.3 | 19.2.2 Restore | 621<br>622<br>623<br>625<br>626 | | 19.3 | 19.2.2 Restore | 621<br>622<br>623<br>623<br>625<br>626 | | 19.3 | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts 19.3.1 Operation 19.3.2 Restore 19.3.3 Priorities of maskable interrupts 19.3.4 Interrupt control register (xxICn) | 621<br>622<br>623<br>625<br>626<br>630 | | 19.3 | 19.2.2 Restore | 621<br>622<br>623<br>625<br>626<br>630<br>632 | | 19.3 | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts 19.3.1 Operation 19.3.2 Restore 19.3.3 Priorities of maskable interrupts 19.3.4 Interrupt control register (xxICn) 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) 19.3.6 In-service priority register (ISPR) | | | 19.3<br>19.4 | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts 19.3.1 Operation 19.3.2 Restore 19.3.3 Priorities of maskable interrupts 19.3.4 Interrupt control register (xxICn) 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) 19.3.6 In-service priority register (ISPR) 19.3.7 ID flag | | | | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts 19.3.1 Operation 19.3.2 Restore 19.3.3 Priorities of maskable interrupts 19.3.4 Interrupt control register (xxICn) 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) 19.3.6 In-service priority register (ISPR) 19.3.7 ID flag 19.3.8 Watchdog timer mode register 2 (WDTM2) | | | | 19.2.2 Restore | | | | 19.2.2 Restore 19.2.3 NP flag | | | | 19.2.2 Restore 19.2.3 NP flag. Maskable Interrupts 19.3.1 Operation 19.3.2 Restore 19.3.3 Priorities of maskable interrupts 19.3.4 Interrupt control register (xxICn) 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) 19.3.6 In-service priority register (ISPR) 19.3.7 ID flag 19.3.8 Watchdog timer mode register 2 (WDTM2) Software Exception 19.4.1 Operation 19.4.2 Restore | | | 19.4 | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts. 19.3.1 Operation. 19.3.2 Restore 19.3.3 Priorities of maskable interrupts. 19.3.4 Interrupt control register (xxICn) 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) 19.3.6 In-service priority register (ISPR) 19.3.7 ID flag 19.3.8 Watchdog timer mode register 2 (WDTM2) Software Exception 19.4.1 Operation. 19.4.2 Restore. 19.4.3 EP flag Exception Trap. | | | 19.4 | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts 19.3.1 Operation 19.3.2 Restore 19.3.3 Priorities of maskable interrupts 19.3.4 Interrupt control register (xxICn) 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) 19.3.6 In-service priority register (ISPR) 19.3.7 ID flag 19.3.8 Watchdog timer mode register 2 (WDTM2) Software Exception 19.4.1 Operation 19.4.2 Restore 19.4.3 EP flag Exception Trap 19.5.1 Illegal opcode | | | 19.4 | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts 19.3.1 Operation 19.3.2 Restore 19.3.3 Priorities of maskable interrupts 19.3.4 Interrupt control register (xxICn) 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) 19.3.6 In-service priority register (ISPR) 19.3.7 ID flag 19.3.8 Watchdog timer mode register 2 (WDTM2) Software Exception 19.4.1 Operation 19.4.2 Restore 19.4.3 EP flag Exception Trap 19.5.1 Illegal opcode 19.5.2 Debug trap | | | 19.4 | 19.2.2 Restore 19.2.3 NP flag Maskable Interrupts 19.3.1 Operation 19.3.2 Restore 19.3.3 Priorities of maskable interrupts 19.3.4 Interrupt control register (xxICn) 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) 19.3.6 In-service priority register (ISPR) 19.3.7 ID flag 19.3.8 Watchdog timer mode register 2 (WDTM2) Software Exception 19.4.1 Operation 19.4.2 Restore 19.4.3 EP flag Exception Trap 19.5.1 Illegal opcode 19.5.2 Debug trap External Interrupt Request Input Pins (NMI and INTP0 to INTP7) | | | 19.4 | 19.2.2 Restore 19.2.3 NP flag | | | 19.4 | 19.2.2 Restore 19.2.3 NP flag | | | 19.9 | 9 Cautio | ons | 649 | |--------|----------|------------------------------------------------------------------|-----| | CHAPTE | ER 20 K | EY INTERRUPT FUNCTION | 650 | | 20.1 | I Functi | ion | 650 | | 20.2 | | ter | | | 20.3 | • | ons | | | СНАРТЕ | ER 21 S | TANDBY FUNCTION | 652 | | 21.1 | | riew | | | 21.2 | | ters | | | 21.3 | • | Mode | | | | 21.3.1 | Setting and operation status | | | | 21.3.2 | Releasing HALT mode | | | 21.4 | _ | Mode | | | | 21.4.1 | Setting and operation status | | | | 21.4.2 | Releasing IDLE1 mode | | | 21.5 | 5 IDLE2 | Mode | | | | 21.5.1 | Setting and operation status | | | | 21.5.2 | Releasing IDLE2 mode | | | | 21.5.3 | Securing setup time when releasing IDLE2 mode | | | 21.6 | STOP | Mode/Low-Voltage STOP Mode | | | | 21.6.1 | Setting and operation status | | | | 21.6.2 | Releasing STOP mode/low-voltage STOP mode | | | | 21.6.3 | Re-setting after release of low-voltage STOP mode | | | | 21.6.4 | Securing oscillation stabilization time when releasing STOP mode | | | 21.7 | 7 Subcl | ock Operation Mode/Low-Voltage Subclock Operation Mode | | | | 21.7.1 | Setting and operation status | | | | 21.7.2 | Releasing subclock operation mode | | | | 21.7.3 | Releasing low-voltage subclock operation mode | | | 21.8 | 3 Sub-II | DLE Mode/Low-Voltage Sub-IDLE Mode | 678 | | | 21.8.1 | Setting and operation status | 678 | | | 21.8.2 | Releasing sub-IDLE mode/low-voltage sub-IDLE mode | 681 | | CHAPTE | R 22 R | ESET FUNCTIONS | 682 | | 22.1 | l Overv | riew | 682 | | 22.2 | | ters to Check Reset Source | | | 22.3 | 3 Opera | ıtion | 684 | | | 22.3.1 | Reset operation via RESET pin | 684 | | | 22.3.2 | Reset operation by watchdog timer 2 | 687 | | | 22.3.3 | Reset operation by low-voltage detector | 689 | | | 22.3.4 | Operation after reset release | 690 | | | 22.3.5 | Reset function operation flow | 691 | | 22.4 | 1 Cautio | ons | 692 | | CHAPTE | R 23 C | LOCK MONITOR | 693 | | 23.1 | I Functi | ions | 693 | | 23.2 | | guration | | | 23.3 | | ter | | | 23.4 | • | tion | | | СНАРТЕ | ER 24 I | OW-VOLTAGE DETECTOR (LVI) | 698 | | 24.1 | | ions | | | 47. | . runct | · · · · · · · · · · · · · · · · · · · | | | | 24.2 | Config | uration | . 698 | |--------------|--------------|---------|----------------------------------|-------| | | 24.3 | Registe | ers | . 699 | | | 24.4 | Operat | ion | . 701 | | | | 24.4.1 | To use for internal reset signal | 701 | | | | 24.4.2 | To use for interrupt | 702 | | <b>~</b> 11/ | N DTED | 05 05 | RC FUNCTION | 700 | | СПА | | | | | | | 25.1 | | ons | | | | 25.2 | • | uration | | | | 25.3 | • | ers | | | | 25.4 | • | ion | | | | 25.5 | Usage | Method | . 706 | | CH/ | APTER | 26 RE | GULATOR | . 708 | | | 26.1 | Outline | | 708 | | | 26.2 | | ion | | | | | Орогол | | | | CHA | APTER | 27 OF | PTION BYTE | . 710 | | | | | | | | CHA | | | ASH MEMORY | | | | 28.1 | | es | | | | 28.2 | | y Configuration | | | | 28.3 | | onal Outline | | | | 28.4 | | ng by Dedicated Flash Programmer | | | | | 28.4.1 | Programming environment | 717 | | | | 28.4.2 | Communication mode | 718 | | | | 28.4.3 | Flash memory control | 723 | | | | 28.4.4 | Selection of communication mode | | | | | 28.4.5 | Communication commands | 725 | | | | 28.4.6 | Pin connection | | | | 28.5 | Rewriti | ng by Self Programming | . 730 | | | | 28.5.1 | Overview | 730 | | | | 28.5.2 | Features | 731 | | | | 28.5.3 | Standard self programming flow | | | | | 28.5.4 | Flash functions | 733 | | | | 28.5.5 | Pin processing | | | | | 28.5.6 | Internal resources used | 734 | | СН | <b>APTFR</b> | 29 ON | I-CHIP DEBUG FUNCTION | 735 | | | 29.1 | | ging with DCU | | | | | 29.1.1 | Connection circuit example | | | | | 29.1.2 | Interface signals | | | | | 29.1.3 | Maskable functions | | | | | 29.1.4 | Register | | | | | 29.1.5 | Operation | | | | | 29.1.6 | Cautions | | | | 29.2 | | ging Without Using DCU | | | | | 29.2.1 | Circuit connection examples | | | | | 29.2.2 | Maskable functions | | | | | 29.2.3 | Securement of user resources | | | | | 29.2.4 | Cautions | | | | 29.3 | ROM S | ecurity Function | | | | | | = | | | | 29.3.1 Security ID | '51 | |-------------|-------------------------------------------|-------------| | | 29.3.2 Setting | '52 | | CHAPTER | 30 ELECTRICAL SPECIFICATIONS7 | 53 | | CHAPTER | 31 PACKAGE DRAWINGS7 | 83 | | CHAPTER | 32 RECOMMENDED SOLDERING CONDITIONS7 | 85 | | APPENDIX | ( A DEVELOPMENT TOOLS7 | 86 | | <b>A.</b> 1 | Software Package7 | 88 | | A.2 | Language Processing Software7 | 88 | | <b>A.3</b> | Control Software7 | 88 | | <b>A.4</b> | Debugging Tools (Hardware) | 89 | | | A.4.1 When using IECUBE® QB-V850ESSX27 | <b>'</b> 89 | | | A.4.2 When using MINICUBE QB-V850MINI | '92 | | | A.4.3 When using MINICUBE2 QB-MINI27 | '93 | | <b>A.</b> 5 | Debugging Tools (Software)79 | 94 | | A.6 | Embedded Software79 | 95 | | <b>A</b> .7 | Flash Memory Writing Tools79 | 96 | | APPENDIX | ( B REGISTER INDEX79 | 97 | | APPENDIX | C INSTRUCTION SET LIST8 | 06 | | C.1 | Conventions8 | 06 | | C.2 | Instruction Set (in Alphabetical Order) 8 | 09 | | APPENDIX | C D REVISION HISTORY 8 | 16 | | D.1 M | lajor Revisions in This Edition8 | 16 | | | Revision History of Previous Editions8 | | ## V850ES/JF3-L **RENESAS MCU** R01UH0017EJ0400 Rev.4.00 Sep 30, 2010 #### **CHAPTER 1 INTRODUCTION** The V850ES/JF3-L is one of the products in the Renesas Electronics V850 single-chip microcontrollers designed for low-power operation for real-time control applications. #### 1.1 General The V850ES/JF3-L is a 32-bit single-chip microcontroller that includes the V850ES CPU core and peripheral functions such as ROM/RAM, a timer/counter, serial interfaces, an A/D converter, and a D/A converter. In addition to high real-time response characteristics and 1-clock-pitch basic instructions, the V850ES/JF3-L features multiply instructions, saturated operation instructions, bit manipulation instructions, etc., realized by a hardware multiplier, as optimum instructions for digital servo control applications. Moreover, as a real-time control system, the V850ES/JF3-L enables an extremely high cost-performance for applications that require ultra low power consumption, such as digital cameras, power meters, and mobile terminals. Table 1-1 lists the products of the V850ES/JF3-L and V850ES/JG3-L. The V850ES/JG3-L is a model of the V850ES/JF3-L with expanded I/O, timer/counter, and serial interface functions. Table 1-1. V850ES/Jx3-L Product List | | Generi | c Name | V850ES | JF3-L | \ | /850ES/JG3-L | |------------------------|---------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------|-------------------------------------------| | | Part N | lumber | μPD70F3735 | μPD70F3736 | μPD70F373 | 37 μPD70F3738 | | Internal | Flash | memory | 128 KB | 256 KB | 128 KB | 256 KB | | memory | RAM | • | 8 KB | 16 KB | 8 KB | 16 KB | | Memory | y Logica | al space | | 64 | MB | | | space | Exteri | nal memory area | | 15 | MB | | | External bus interface | | | Address bus: 18 Address data bus: 16 Multiplexed bus mode output supported | | Address bus: 22 Address data bus: 16 Separate bus/multiplexed bus mode selectable | | | Genera | l-purpose | register | 32 bits × 32 registers | р. а. сорр с | 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | Clock | Main clos<br>(oscillation | ck<br>on frequency) | Ceramic/crystal (in PLL mode: fx = 2.5 to 5 MHz (multiplied by 4), in clock through mode: fx = 2.5 to 10 MHz) External clock (in PLL mode: fx = 2.5 to 5 MHz (multiplied by 4), in clock through mode: fx = 2.5 to 5 MHz) | | | | | | Subclock<br>(oscillation | on frequency) | Crystal (fxT = 32.768 kH | łz) | | | | | Internal o | | f <sub>R</sub> = 220 kHz (TYP.) | | | | | | Minimum | instruction | 50 ns (main clock (fxx) = | = 20 MHz) | | | | | DSP function | | 32 × 32 = 64: 200 to 250 ns (at 20 MHz)<br>32 × 32 + 32 = 32: 300 ns (at 20 MHz)<br>16 × 16 = 32: 50 to 100 ns (at 20 MHz)<br>16 × 16 + 32 = 32: 150 ns (at 20 MHz) | | | | | I/O port | t | | I/O: 66 (5 V tolerant/N-ch open-drain output selectable: 25) | | I/O: 84 (5 V tolerant/N-ch open-drain output selectable: 31) | | | Timer | 16-bit TM | 1P | 4 channels 6 channels | | 6 channels | | | | 16-bit TM | 1Q | 1 channel 1 channel | | 1 channel | | | | 16-bit TM | 1M | 1 cha | nnel | 1 channel | | | | Watch tin | ner | 1 cha | nnel | 1 channel | | | | WDT | | 1 channel 1 channel | | 1 channel | | | Real-tin | ne output p | oort | 4 bits $\times$ 1 channel, 2 bits $\times$ 1 channel, or 6 bits $\times$ 1 channel | | | × 1 channel | | 10-bit A | /D convert | ter | 8 char | nnels | 12 channels | | | 8-bit D/ | A converte | er | 1 cha | nnel | 2 channels | | | Serial ir | nterface | | CSIB: 2 chan UARTA: 2 chan CSIB/I²C bus: 1 chan UARTA/I²C bus: 1 chan | nels<br>nel | CSIB:<br>UARTA/CSIB:<br>CSIB/I <sup>2</sup> C bus:<br>UARTA/I <sup>2</sup> C bus: | 3 channels 1 channel 1 channel 2 channels | | DMA co | ontroller | | 4 channels (transfe | er target: on-chip perip | heral I/O, internal | RAM, external memory) | | Interrup | ot source | External | 9 (9) | Note | | 9 (9) <sup>Note</sup> | | | | Internal | 40 | ) | | 48 | | Powers | save functi | on | HALT/IDLE1/IDLE2/STOP/subclock/sub-IDLE/ low-voltage STOP/low-voltage subclock/low-voltage sub-IDLE mode | | | | | Reset s | source | | RESET pin input, watchdog timer 2 (WDT2), clock monitor (CLM), low-voltage detector (LVI) | | | | | CRC fu | nction | | 16-bit error detection code generated for 8-bit unit data | | | | | On-chip | debug | | MINICUBE®, MINICUBE2 supported | | | | | Operati | ng power s | supply voltage | 2.2 to 3.6 V @5 MHz, 2.7 to 3.6 V @20 MHz | | | | | Operati | ng ambien | t temperature | -40 to +85°C | | | | | Packag | e | | 80-pin LQFP (12 × 12 mm) 100-pin LQFP (14 × 14 mm) 80-pin LQFP (14 × 14 mm) 100-pin LQFP (14 × 20 mm) | | , | | Note The figure in parentheses indicates the number of external interrupts that can release STOP mode. #### 1.2 Features O Minimum instruction execution time: 50 ns (operating with main clock (fxx) of 20 MHz: VDD = 2.7 to 3.6 V) 200 ns (operating with main clock (fxx) of 5 MHz: VDD = 2.2 to 3.6 V) 30.5 $\mu$ s (operating with subclock (fx $\tau$ ) of 32.768 kHz) O General-purpose registers: 32 bits × 32 registers O CPU features: Signed multiplication (16 $\times$ 16 $\rightarrow$ 32): 1 to 2 clocks Signed multiplication (32 $\times$ 32 $\rightarrow$ 64): 1 to 5 clocks Saturated operations (overflow and underflow detection functions included) 32-bit shift instruction: 1 clock Bit manipulation instructions Load/store instructions with long/short format O Memory space: 64 MB of linear address space (for programs and data) External expansion: Up to 16 MB (including 1 MB used as internal ROM/RAM) Internal memory: RAM: 8/16 KB (see Table 1-1) Flash memory: 128/256 KB (see Table 1-1) External bus interface: Multiplexed bus output 8/16 bit data bus sizing function Wait function • Programmable wait function • External wait function Idle state function Bus hold function O Interrupts and exceptions: Non-maskable interrupts: 2 sources Maskable interrupts: 47 sources Software exceptions: 32 sources Exception trap: 2 sources O I/O lines: I/O ports: 66 O Timer function: 16-bit interval timer M (TMM): 1 channel 16-bit timer/event counter P (TMP): 4 channels 16-bit timer/event counter Q (TMQ): 1 channel Watch timer: 1 channel Watchdog timer: 1 channel O Real-time output port: 6 bits $\times$ 1 channel O Serial interface: Asynchronous serial interface A (UARTA) 3-wire variable-length serial interface B (CSIB) I<sup>2</sup>C bus interface (I<sup>2</sup>C) UARTA: 2 channels UARTA/I<sup>2</sup>C: 1 channel CSIB/I<sup>2</sup>C: 1 channel CSIB: 2 channels 10-bit resolution: 8 channels O A/D converter: 10-bit resolution: 8 channeO D/A converter: 8-bit resolution: 1 channel O DMA controller: 4 channelsO DCU (debug control unit): JTAG interface O Clock generator: During main clock or subclock operation 7-level CPU clock (fxx, fxx/2, fxx/4, fxx/8, fxx/16, fxx/32, fxT) Clock-through mode/PLL mode selectable O Internal oscillation clock: 220 kHz (TYP.) O Power-save functions: HALT/IDLE1/IDLE2/STOP/low-voltage STOP mode/subclock/sub-IDLE/ low-voltage subclock/low-voltage sub-IDLE mode O Package: 80-pin plastic LQFP (fine pitch) (12 × 12) 80-pin plastic LQFP (14 $\times$ 14) ## 1.3 Application Fields Digital cameras, power meters, mobile terminals, digital home electronics, and other consumer devices ## 1.4 Ordering Information | Part Number | Package | Internal Flash Memory | |--------------------------|---------------------------------------------------|-----------------------| | $\mu$ PD70F3735GK-GAK-AX | 80-pin plastic LQFP (fine pitch) (12 $\times$ 12) | 128 KB | | μPD70F3736GK-GAK-AX | 80-pin plastic LQFP (fine pitch) (12 $\times$ 12) | 256 KB | | μPD70F3735GC-GAD-AX | 80-pin plastic LQFP (14 × 14) | 128 KB | | μPD70F3736GC-GAD-AX | 80-pin plastic LQFP (14 × 14) | 256 KB | **Remark** V850ES/JF3-L microcontrollers are lead-free products. ## 1.5 Pin Configuration (Top View) 80-pin plastic LQFP (fine pitch) (12 $\times$ 12) 80-pin plastic LQFP (14 × 14) $\mu$ PD70F3735GK-GAK-AX $\mu$ PD70F3735GC-GAD-AX $\mu$ PD70F3736GK-GAK-AX $\mu$ PD70F3736GC-GAD-AX #### Pin names | A16, A17: | Address bus | PCM0 to PCM3: | Port CM | |---------------|-------------------|---------------|---------| | AD0 to AD15: | Address/data bus | PCT0, PCT1, | Port CT | | ADTRG: | A/D trigger input | PCT4, PCT6: | | | ANIO to ANI7: | Analog input | PDHO PDH1: | Port DH | ANI0 to ANI7: Analog input PDH0, PDH1: Port DH ANO0: PDL0 to PDL15: Port DL Analog output RD: ASCKA0: Asynchronous serial clock Read strobe ASTB: Address strobe REGC: Regulator control AVREFO, AVREF1: Analog reference voltage RESET: Reset AVss: Analog Vss RTP00 to RTP05: Real-time output port CLKOUT: Clock output RXDA0 to RXDA2: Receive data CCKP0 to SCKP0: Social clock DCK: Debug clock SCKB0 to SCKB2: Serial clock DDI: Debug data input SCL00, SCL01: Serial clock DDO: Debug data output SDA00, SDA01: Serial data DMS: Debug mode select SIB0 to SIB2: Serial input DRST: Debug reset SOB0 to SOB2: Serial output EV<sub>DD</sub>: Power supply for external pin TIP00, TIP01, Timer input EVss: Ground for external pin TIP10, TIP11, FLMD0, FLMD1: Flash programming mode TIP20, TIP21, HLDAK: Hold acknowledge TIP50, TIP51, HLDRQ: Hold request TIQ00 to TIQ03: INTP0 to INTP7: External interrupt input TOP00, TOP01, Timer output KR0 to KR7:Key returnTOP10, TOP11,NMI:Non-maskable interrupt requestTOP20, TOP21,P02 to P06:Port 0TOP50, TOP51,P10:Port 1TOQ00 to TOQ03: P30 to P35: Port 3 TXDA0 to TXDA2: Transmit data P38, P39 VDD: Power supply P40 to P42: Port 4 Vss: Ground P50 to P55: Port 5 WAIT: Wait P70 to P77: Port 7 WR0: Lower byte write strobe P90, P91: Port 9 WR1: Upper byte write strobe P96 to P99, X1, X2: Crystal for main clock P913 to P915 XT1, XT2: Crystal for subclock ## 1.6 Function Block Configuration #### 1.6.1 Internal block diagram #### 1.6.2 Internal units #### (1) CPU The CPU uses five-stage pipeline control to enable single-clock execution of address calculations, arithmetic logic operations, data transfers, and almost all other instruction processing. Other dedicated on-chip hardware, such as a multiplier (16 bits $\times$ 16 bits $\rightarrow$ 32 bits) and a barrel shifter (32 bits) contribute to faster complex processing. #### (2) Bus control unit (BCU) The BCU starts a required external bus cycle based on the physical address obtained by the CPU. When an instruction is fetched from external memory space and the CPU does not send a bus cycle start request, the BCU generates a prefetch address and prefetches the instruction code. The prefetched instruction code is stored in an instruction queue. #### (3) Flash memory (ROM) This is a 256/128 KB flash memory mapped to addresses 0000000H to 003FFFFH/0000000H to 001FFFFH. It can be accessed from the CPU in one clock during instruction fetch. #### (4) RAM This is a 16/8 KB RAM mapped to addresses 3FFB000H to 3FFEFFFH/3FFD000H to 3FFEFFFH. It can be accessed from the CPU in one clock during data access. #### (5) Interrupt controller (INTC) This controller handles hardware interrupt requests (NMI, INTP0 to INTP7) from on-chip peripheral hardware and external hardware. Eight levels of interrupt priorities can be specified for these interrupt requests, and multiplexed servicing control can be performed. ### (6) Clock generator (CG) A main clock oscillator and subclock oscillator are provided and generate the main clock oscillation frequency (fx) and subclock frequency (fxT), respectively. There are two modes: In the clock-through mode, fx is used as the main clock frequency (fxx) as is. In the PLL mode, fx is used multiplied by 4. The CPU clock frequency (fcpu) can be selected from among fxx, fxx/2, fxx/4, fxx/8, fxx/16, fxx/32, and fxt. #### (7) Internal oscillator An internal oscillator is provided on chip. The oscillation frequency is 220 kHz (TYP). The internal oscillator supplies the clock for watchdog timer 2 and timer M. #### (8) Timer/counter Four-channel 16-bit timer/event counter P (TMP), one-channel 16-bit timer/event counter Q (TMQ), and one-channel 16-bit interval timer M (TMM), are provided on chip. #### (9) Watch timer This timer counts the reference time period (0.5 s) for counting the clock (the 32.768 kHz subclock or the 32.768 kHz clock fbrg from prescaler 3). The watch timer can also be used as an interval timer for the main clock. #### (10) Watchdog timer 2 A watchdog timer is provided on chip to detect inadvertent program loops, system abnormalities, etc. The internal oscillation clock, the main clock, or the subclock can be selected as the source clock. Watchdog timer 2 generates a non-maskable interrupt request signal (INTWDT2) or a system reset signal (WDT2RES) after an overflow occurs. #### (11) Serial interface The V850ES/JF3-L includes three kinds of serial interfaces: asynchronous serial interface A (UARTA), 3-wire variable-length serial interface B (CSIB), and an I<sup>2</sup>C bus interface (I<sup>2</sup>C). In the case of UARTA, data is transferred via the TXDA0 to TXDA2 pins and RXDA0 to RXDA2 pins. In the case of CSIB, data is transferred via the SOB0 to SOB2 pins, SIB0 to SIB2 pins, and SCKB0 to SCKB2 pins. In the case of I<sup>2</sup>C, data is transferred via the SDA00, SDA01, SCL00, and SCL01 pins. #### (12) A/D converter This 10-bit A/D converter includes 8 analog input pins. Conversion is performed using the successive approximation method. #### (13) D/A converter A one-channel, 8-bit-resolution D/A converter that uses the R-2R ladder method is provided on chip. #### (14) DMA controller A 4-channel DMA controller is provided on chip. This controller transfers data between the internal RAM and onchip peripheral I/O devices in response to interrupt requests sent by on-chip peripheral I/O. #### (15) Key interrupt function A key interrupt request signal (INTKR) can be generated by inputting a falling edge to the key input pins (8 channels). #### (16) Real-time output function The real-time output function transfers preset 6-bit data to output latches upon the occurrence of a timer compare register match signal. #### (17) CRC function A CRC operation circuit that generates a 16-bit CRC (Cyclic Redundancy Check) code upon setting of 8-bit data is provided on-chip. #### (18) DCU (debug control unit) An on-chip debug function that uses the JTAG (Joint Test Action Group) communication specifications is provided. Switching between the normal port function and on-chip debugging function is done with the control pin input level and the OCDM register. ## (19) Ports The following general-purpose port functions and control pin functions are available. | Port | I/O | Alternate Function | | | |------|------------|-------------------------------------------------------------------------------|--|--| | P0 | 5-bit I/O | NMI, external interrupt, A/D converter trigger, debug reset | | | | P1 | 1-bit I/O | D/A converter analog output | | | | P3 | 8-bit I/O | External interrupt, serial interface, timer I/O | | | | P4 | 3-bit I/O | Serial interface | | | | P5 | 6-bit I/O | Timer I/O, real-time output, key interrupt input, serial interface, debug I/O | | | | P7 | 8-bit I/O | A/D converter analog input | | | | P9 | 9-bit I/O | Serial interface, key interrupt input, timer I/O, external interrupt | | | | PCM | 4-bit I/O | External control signal | | | | PCT | 4-bit I/O | External control signal | | | | PDH | 2-bit I/O | External address bus | | | | PDL | 16-bit I/O | External address/data bus | | | ## **CHAPTER 2 PIN FUNCTIONS** ### 2.1 List of Pin Functions The names and functions of the pins in the V850ES/JF3-L are described below. There are three types of pin I/O buffer power supplies: AVREF0, AVREF1, and EVDD. The relationship between these power supplies and the pins is described below. Table 2-1. Pin I/O Buffer Power Supplies | Power Supply | Corresponding Pins | |--------------------|-------------------------------------------| | AV <sub>REF0</sub> | Port 7 | | AV <sub>REF1</sub> | Port 1 | | EV <sub>DD</sub> | RESET, ports 0, 3 to 5, 9, CM, CT, DH, DL | ## (1) Port pins (1/2) | Pin Name | Pin No. | I/O | Function | Alternate Function | | | | | |---------------------|---------|-----|--------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--------------------------------------------------------------------------------------------------------|---------------------------| | P02 | 17 | I/O | Port 0 | NMI | | | | | | P03 | 5 | | 5-bit I/O port | INTP0/ADTRG | | | | | | P04 | 6 | | Input/output can be specified in 1-bit units. N-ch open-drain output can be specified in 1-bit units. | INTP1 | | | | | | P05 <sup>Note</sup> | 18 | | 5 V tolerant. | INTP2/DRST | | | | | | P06 | 7 | | | INTP3 | | | | | | P10 | 3 | I/O | Port 1 1-bit I/O port Input/output can be specified in 1-bit units. | ANO0 | | | | | | P30 | 22 | I/O | Port 3 | TXDA0 | | | | | | P31 | 23 | | 10-bit I/O port | RXDA0/INTP7 | | | | | | P32 | 24 | | Input/output can be specified in 1-bit units. N-ch open-drain output can be specified in 1-bit units. | ASCKA0/TIP00/TOP00 | | | | | | P33 | 25 | | 5 V tolerant. | TIP01/TOP01 | | | | | | P34 | 26 | | | TIP10/TOP10 | | | | | | P35 | 27 | | | TIP11/TOP11 | | | | | | P38 | 28 | | | TXDA2/SDA00 | | | | | | P39 | 29 | | | RXDA2/SCL00 | | | | | | P40 | 19 | I/O | Port 4 | SIB0/SDA01 | | | | | | P41 | 20 | | 3-bit I/O port Input/output can be specified in 1-bit units. | SOB0/SCL01 | | | | | | P42 | 21 | | N-ch open-drain output can be specified in 1-bit units. 5 V tolerant. | SCKB0 | | | | | | P50 | 32 | I/O | Port 5 | TIQ01/KR0/TOQ01/RTP00 | | | | | | P51 | 33 | | 6-bit I/O port | TIQ02/KR1/TOQ02/RTP01 | | | | | | P52 | 34 | • | | | | | Input/output can be specified in 1-bit units. N-ch open-drain output can be specified in 1-bit units. | TIQ03/KR2/TOQ03/RTP02/DDI | | P53 | 35 | | 5 V tolerant. | SIB2/KR3/TIQ00/TOQ00/RTP03/DDO | | | | | | P54 | 36 | | | SOB2/KR4/RTP04/DCK | | | | | | P55 | 37 | | | SCKB2/KR5/RTP05/DMS | | | | | | P70 | 80 | I/O | Port 7 | ANIO | | | | | | P71 | 79 | | 8-bit I/O port | ANI1 | | | | | | P72 | 78 | | Input/output can be specified in 1-bit units. | ANI2 | | | | | | P73 | 77 | | | ANI3 | | | | | | P74 | 76 | | | ANI4 | | | | | | P75 | 75 | | | ANI5 | | | | | | P76 | 74 | | | ANI6 | | | | | | P77 | 73 | | | ANI7 | | | | | **Note** Incorporates a pull-down resistor. It can be disconnected by clearing the OCDM.OCDM0 bit to 0. (2/2) | | | 1 | | (2/2) | |----------|---------|-----|--------------------------------------------------------------------------------------------------------|--------------------| | Pin Name | Pin No. | I/O | Function | Alternate Function | | P90 | 38 | I/O | Port 9 | KR6/TXDA1 | | P91 | 39 | | 9-bit I/O port | KR7/RXDA1 | | P96 | 40 | | Input/output can be specified in 1-bit units. N-ch open-drain output can be specified in 1-bit units. | TIP21/TOP21 | | P97 | 41 | | 5 V tolerant. (only P90, P91, P96) | SIB1/TIP20/TOP20 | | P98 | 42 | | | SOB1 | | P99 | 43 | | | SCKB1 | | P913 | 44 | | | INTP4 | | P914 | 45 | | | INTP5/TIP51/TOP51 | | P915 | 46 | | | INTP6/TIP50/TOP50 | | PCM0 | 47 | I/O | Port CM | WAIT | | PCM1 | 48 | | 4-bit I/O port | CLKOUT | | PCM2 | 49 | | Input/output can be specified in 1-bit units. | HLDAK | | РСМ3 | 50 | | | HLDRQ | | PCT0 | 51 | I/O | Port CT | WR0 | | PCT1 | 52 | | 4-bit I/O port | WR1 | | PCT4 | 53 | | Input/output can be specified in 1-bit units. | RD | | РСТ6 | 54 | | | ASTB | | PDH0 | 71 | I/O | Port DH | A16 | | PDH1 | 72 | | 2-bit I/O port Input/output can be specified in 1-bit units. | A17 | | PDL0 | 55 | I/O | Port DL | AD0 | | PDL1 | 56 | | 16-bit I/O port | AD1 | | PDL2 | 57 | | Input/output can be specified in 1-bit units. | AD2 | | PDL3 | 58 | | | AD3 | | PDL4 | 59 | | | AD4 | | PDL5 | 60 | | | AD5/FLMD1 | | PDL6 | 61 | | | AD6 | | PDL7 | 62 | | | AD7 | | PDL8 | 63 | | | AD8 | | PDL9 | 64 | | | AD9 | | PDL10 | 65 | | | AD10 | | PDL11 | 66 | ] | | AD11 | | PDL12 | 67 | | | AD12 | | PDL13 | 68 | | | AD13 | | PDL14 | 69 | ] | | AD14 | | PDL15 | 70 | ] | | AD15 | ## (2) Non-port pins (1/4) | Pin Name | Pin No. | I/O | Function | Alternate Function | |---------------------|---------|--------|----------------------------------------------------------------------------|------------------------------------| | A16 | 89 | Output | Address bus for external memory | PDH0 | | A17 | 90 | | | PDH1 | | AD0 | 55 | I/O | Address bus/data bus for external memory | PDL0 | | AD1 | 56 | | | PDL1 | | AD2 | 57 | | | PDL2 | | AD3 | 58 | | | PDL3 | | AD4 | 59 | | | PDL4 | | AD5 | 60 | 1 | | PDL5/FLMD1 | | AD6 | 61 | | | PDL6 | | AD7 | 62 | 1 | | PDL7 | | AD8 | 63 | | | PDL8 | | AD9 | 64 | | | PDL9 | | AD10 | 65 | 1 | | PDL10 | | AD11 | 66 | | | PDL11 | | AD12 | 67 | | | PDL12 | | AD13 | 68 | | | PDL13 | | AD14 | 69 | | | PDL14 | | AD15 | 70 | | | PDL15 | | ADTRG | 5 | Input | A/D converter external trigger input. 5 V tolerant. | P03/INTP0 | | ANI0 | 80 | Input | Analog voltage input for A/D converter | P70 | | ANI1 | 79 | | | P71 | | ANI2 | 78 | | | P72 | | ANI3 | 77 | | | P73 | | ANI4 | 76 | | | P74 | | ANI5 | 75 | | | P75 | | ANI6 | 74 | | | P76 | | ANI7 | 73 | | | P77 | | ANO0 | 3 | Output | Analog voltage output for D/A converter | P10 | | ASCKA0 | 24 | Input | UARTA0 baud rate clock input. 5 V tolerant. | P32/TIP00/TOP00 | | ASTB | 54 | Output | Address strobe signal output for external memory | PCT6 | | AV <sub>REF0</sub> | 1 | - | Reference voltage input for A/D converter/positive power supply for port 7 | - | | AV <sub>REF1</sub> | 4 | | Reference voltage input for D/A converter/positive power supply for port 1 | - | | AVss | 2 | _ | Ground potential for A/D and D/A converters (same potential as Vss) | | | CLKOUT | 48 | Output | Internal system clock output PCM1 | | | DCK | 36 | Input | Debug clock input. 5 V tolerant. | P54/SOB2/KR4/RTP04 | | DDI | 34 | Input | Debug data input. 5 V tolerant. | P52/TIQ03/KR2/TOQ03/RTP02 | | DDO <sup>Note</sup> | 35 | Output | Debug data output. N-ch open-drain output selectable. 5 V tolerant. | P53/SIB2/KR3/TIQ00/TOQ00/<br>RTP03 | | DMS | 37 | Input | Debug mode select input. 5 V tolerant. | P55/SCKB2/KR5/RTP05 | Note In the on-chip debug mode, high-level output is forcibly set. (2/4) | Pin Name | Pin No. | I/O | Function | (2/4) Alternate Function | |------------------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------| | DRST | 18 | | | P05/INTP2 | | EV <sub>DD</sub> | 31 | Input | Debug reset input. 5 V tolerant. | P05/INTP2 | | EVss | 30 | _ | Positive power supply for external (same potential as V <sub>DD</sub> ) Ground potential for external (same potential as V <sub>SS</sub> ) | | | FLMD0 | 8 | Input | Flash memory programming mode setting pin | _ | | FLMD1 | 60 | Input | riasir memory programming mode setting pin | PDL5/AD5 | | HLDAK | 49 | Output | Bus hold acknowledge output | PCM2 | | HLDRQ | 50 | Input | Bus hold request input | PCM3 | | INTP0 | 5 | Input | External interrupt request input (maskable, analog noise | P03/ADTRG | | INTP1 | 6 | | elimination). | P04 | | INTP2 | 18 | | Analog noise elimination or digital noise elimination | P05/DRST | | INTP3 | 7 | | selectable for INTP3 pin. 5 V tolerant. | P06 | | INTP4 | 44 | | 5 V tolerant. | P913 | | INTP5 | 45 | | | P914/TIP51/TOP51 | | INTP6 | 46 | | | P915/TIP50/TOP50 | | INTP7 | 23 | | | P31/RXDA0 | | KR0 | 32 | Input | Key interrupt input (on-chip analog noise eliminator) | P50/TIQ01/TOQ01/RTP00 | | KR1 | 33 | Input | 5 V tolerant. | P51/TIQ02/TOQ02/RTP01 | | KR2 | 34 | | | P52/TIQ03/TOQ03/RTP01 | | | | | | | | KR3 | 35 | | | P53/SIB2/TIQ00/TOQ00/<br>RTP03/DDO | | KR4 | 36 | | | P54/SOB2/RTP04/DCK | | KR5 | 37 | | | P55/SCKB2/RTP05/DMS | | KR6 | 38 | | | P90/TXDA1 | | KR7 | 39 | | | P91/RXDA1 | | NMI | 17 | Input | External interrupt input (non-maskable, analog noise elimination). 5 V tolerant. | P02 | | RD | 53 | Output | Read strobe signal output for external memory | PCT4 | | REGC | 10 | - | Connection of regulator output stabilization capacitance (4.7 $\mu$ F (recommended value)) | - | | RESET | 14 | Input | System reset input | - | | RTP00 | 32 | Output | Real-time output port | P50/TIQ01/KR0/TOQ01 | | RTP01 | 33 | | N-ch open-drain output selectable. | P51/TIQ02/KR1/TOQ02 | | RTP02 | 34 | | 5 V tolerant. | P52/TIQ03/KR2/TOQ03/DDI | | RTP03 | 35 | | | P53/SIB2/TIQ00/KR3/TOQ00/<br>DDO | | RTP04 | 36 | | | P54/SOB2/KR4/DCK | | RTP05 | 37 | | | P55/SCKB2/KR5/DMS | | RXDA0 | 23 | Input | Serial receive data input (UARTA0 to UARTA2) | P31/INTP7 | | RXDA1 | 39 | · | 5 V tolerant. | P91/KR7 | | RXDA2 | 29 | | | P39/SCL00 | (3/4) | | ı | | T | (3/4) | |----------|---------|--------|-----------------------------------------------------------------------------------------------|-----------------------------------| | Pin Name | Pin No. | I/O | Function | Alternate Function | | SCKB0 | 21 | I/O | Serial clock I/O (CSIB0 to CSIB2) | P42 | | SCKB1 | 43 | | N-ch open-drain output selectable. 5 V tolerant (SCKB0, SCKB2 only). | P99 | | SCKB2 | 37 | | 3 V tolerant (SONBS, SONBS Striy). | P55/KR5/RTP05/DMS | | SCL00 | 29 | I/O | Serial clock I/O (I²C00, I²C01) | P39/RXDA2 | | SCL01 | 20 | | N-ch open-drain output selectable. 5 V tolerant. | P41/SOB0 | | SDA00 | 28 | I/O | Serial transmit/receive data I/O (I <sup>2</sup> C00, I <sup>2</sup> C01) | P38/TXDA2 | | SDA01 | 19 | | N-ch open-drain output selectable. 5 V tolerant. | P40/SIB0 | | SIB0 | 19 | Input | Serial receive data input (CSIB0 to CSIB2) | P40/SDA01 | | SIB1 | 41 | | 5 V tolerant (SIB0, SIB2 only). | P97/TIP20/TOP20 | | SIB2 | 35 | | | P53/TIQ00/KR3/TOQ00/<br>RTP03/DDO | | SOB0 | 20 | Output | Serial transmit data output (CSIB0 to CSIB2) | P41/SCL01 | | SOB1 | 42 | | N-ch open-drain output selectable. | P98 | | SOB2 | 36 | | 5 V tolerant (SOB0, SOB2 only). | P54/KR4/RTP04/DCK | | TIP00 | 24 | Input | External event count input/capture trigger input/external trigger input (TMP0). 5 V tolerant. | P32/ASCKA0/TOP00 | | TIP01 | 25 | | Capture trigger input (TMP0). 5 V tolerant. | P33/TOP01 | | TIP10 | 26 | | External event count input/capture trigger input/external trigger input (TMP1). 5 V tolerant. | P34/TOP10 | | TIP11 | 27 | | Capture trigger input (TMP1). 5 V tolerant. | P35/TOP11 | | TIP20 | 41 | | External event count input/capture trigger input/external trigger input (TMP2) | P97/SIB1/TOP20 | | TIP21 | 40 | | Capture trigger input (TMP2). 5 V tolerant. | P96/TOP21 | | TIP50 | 46 | | External event count input/capture trigger input/external trigger input (TMP5) | P915/INTP6/TOP50 | | TIP51 | 45 | | Capture trigger input (TMP5). | P914/INTP5/TOP51 | | TIQ00 | 35 | | External event count input/capture trigger input/external trigger input (TMQ0). 5 V tolerant. | P53/SIB2/KR3/TOQ00/RTP03/DDO | | TIQ01 | 32 | | Capture trigger input (TMQ0). 5 V tolerant. | P50/KR0/TOQ01/RTP00 | | TIQ02 | 33 | | | P51/KR1/TOQ02/RTP01 | | TIQ03 | 34 | | | P52/KR2/TOQ03/RTP02/<br>DDI | | TOP00 | 24 | Output | Timer output (TMP0) | P32/ASCKA0/TIP00 | | TOP01 | 25 | , | N-ch open-drain output selectable. 5 V tolerant. | P33/TIP01 | | TOP10 | 26 | | Timer output (TMP1) | P34/TIP10 | | TOP11 | 27 | | N-ch open-drain output selectable. 5 V tolerant. | P35/TIP11 | | TOP20 | 41 | | Timer output (TMP2) | P97/SIB1/TIP20 | | TOP21 | 40 | | N-ch open-drain output selectable. 5 V tolerant (TOP21 only). | P96/TIP21 | | TOP50 | 46 | | Timer output (TMP5) | P915/INTP6/TIP50 | | TOP51 | 45 | | N-ch open-drain output selectable. | P914/INTP5/TIP51 | (4/4) | Pin Name | Pin No. | I/O | Function | Alternate Function | |-----------------|---------|--------|----------------------------------------------------------------------|----------------------------------| | TOQ00 | 35 | Output | Timer output (TMQ0) N-ch open-drain output selectable. 5 V tolerant. | P53/SIB2/TIQ00/KR3/RTP03/<br>DDO | | TOQ01 | 32 | | | P50/TIQ01/KR0/RTP00 | | TOQ02 | 33 | | | P51/TIQ02/KR1/RTP01 | | TOQ03 | 34 | | | P52/TIQ03/KR2/RTP02/DDI | | TXDA0 | 22 | Output | Serial transmit data output (UARTA0 to UARTA2) | P30 | | TXDA1 | 38 | | | P90/KR6 | | TXDA2 | 28 | | 5 V tolerant. | P38/SDA00 | | V <sub>DD</sub> | 9 | - | Positive power supply pin for internal | _ | | Vss | 11 | - | Ground potential for internal | _ | | WAIT | 47 | Input | External wait input | PCM0 | | WR0 | 51 | Output | Write strobe for external memory (lower 8 bits) | PCT0 | | WR1 | 52 | | Write strove for external memory (higher 8 bits) | PCT1 | | X1 | 12 | Input | Connection of resonator for main clock | - | | X2 | 13 | _ | | _ | | XT1 | 15 | Input | Connection of resonator for subclock | - | | XT2 | 16 | - | | | #### 2.2 Pin States The operation states of pins in the various modes are described below. Table 2-2. Pin Operation States in Various Modes | Pin Name | When Power<br>Is Turned<br>On <sup>Note 1</sup> | During Reset<br>(Except When<br>Power Is<br>Turned On) | HALT Mode <sup>Note 2</sup> | IDLE1, IDLE2,<br>Sub-IDLE<br>Mode <sup>Note 2</sup> | STOP<br>Mode <sup>Note 2</sup> | Idle<br>State <sup>Note 3</sup> | Bus Hold | |-----------------|-------------------------------------------------|--------------------------------------------------------|-----------------------------|-----------------------------------------------------|--------------------------------|---------------------------------|-----------| | P05/DRST | Pulled down | Pulled down <sup>Note 4</sup> | Held | Held | Held | Held | Held | | P10/ANO0 | Undefined | Hi-Z | Held | Held | Hi-Z | Held | Held | | P53/DDO | | Hi-Z <sup>Note 5</sup> | Held | Held | Held | Held | Held | | AD0 to AD15 | Hi-Z <sup>Note 6</sup> | Hi-Z <sup>Note 6</sup> | Undefined <sup>Note 7</sup> | Hi-Z | Hi-Z | Held | Hi-Z | | A16, A17 | | | | | | | | | WAIT | | | - | - | ı | ı | - | | CLKOUT | | | Operating | L | L | Operating | Operating | | WR0, WR1 | | | H <sup>Note 7</sup> | Н | Н | Н | Hi-Z | | RD | | | | | | | | | ASTB | | | | | | | | | HLDAK | | | Operating <sup>Note 7</sup> | | | | L | | HLDRQ | | | | - | _ | _ | Operating | | Other port pins | Hi-Z | Hi-Z | Held | Held | Held | Held | Held | - **Notes 1.** Duration until 1 ms elapses after the supply voltage reaches the operating supply voltage range (lower limit) when the power is turned on. - 2. Operates while an alternate function is operating. - 3. The state of the pins in the idle state inserted after the T3 state is shown. - **4.** Pulled down during external reset. During internal reset by the watchdog timer, clock monitor, etc., the state of this pin differs according to the OCDM.OCDM0 bit setting. - 5. DDO output is specified in the on-chip debug mode. - 6. The bus control pins function alternately as port pins, so they are initialized to the input mode (port mode). - 7. Operates even in the HALT mode, during DMA operation. Remark Hi-Z: High impedance Held: The state during the immediately preceding external bus cycle is held. L: Low-level outputH: High-level output -: Input without sampling (not acknowledged) ## 2.3 Pin I/O Circuit Types, I/O Buffer Power Supplies, and Connection of Unused Pins (1/2) | Pin | Alternate Function | Pin No. | I/O Circuit Type | Recommended Connection | |------------|------------------------------------|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | GC | | | | P02 | NMI | 17 | 10-D | Input: Independently connect to EVDD or EVss via a | | P03 | INTP0/ADTRG | 5 | | resistor. | | P04 | INTP1 | 6 | | Output: Leave open. | | P05 | INTP2/DRST | 18 | 10-N | Input: Independently connect to EVss via a resistor. Fixing to Vod level is prohibited. Output: Leave open. Internally pull-down after reset by RESET pin. | | P06 | INTP3 | 7 | 10-D | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a resistor. Output: Leave open. | | P10 | ANO0 | 3 | 12-D | Input: Independently connect to AVREF1 or AVss via a resistor. Output: Leave open. | | P30 | TXDA0 | 22 | 10-G | Input: Independently connect to EVDD or EVss via a | | P31 | RXDA0/INTP7 | 23 | 10-D | resistor. | | P32 | ASCKA0/TIP00 | 24 | | Output: Leave open. | | P33 | TIP01/TOP01 | 25 | | | | P34 | TIP10/TOP10 | 26 | | | | P35 | TIP11/TOP11 | 27 | | | | P38 | TXDA2/SDA00 | 28 | | | | P39 | RXDA2/SCL00 | 29 | | | | P40 | SIB0/SDA01 | 19 | | | | P41 | SOB0/SCL01 | 20 | | | | P42 | SCKB0 | 21 | | | | P50 | TIQ01/KR0/TOQ01/RTP00 | 32 | | | | P51 | TIQ02/KR1/TOQ02/RTP01 | 33 | | | | P52 | TIQ03/KR2/TOQ03/RTP02/DDI | 34 | | | | P53 | SIB2/KR3/TIQ00/TOQ00/RTP03/<br>DDO | 35 | | | | P54 | SOB2/KR4/RTP04/DCK | 36 | | | | P55 | SCKB2/KR5/RTP05/DMS | 37 | | | | P70 to P77 | ANI0 to ANI7 | 100-73 | 11-G | Input: Independently connect to AVREFO or AVss via a resistor. Output: Leave open. | (2/2) | Pin | Alternate Function | Pin No. | I/O Circuit Type | Recommended Connection | |--------------------|--------------------|---------|------------------|---------------------------------------------------------------------------------------| | P90 | KR6/TXDA1 | 38 | 10-D | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a | | P91 | KR7/RXDA1 | 39 | | resistor. | | P96 | TIP21/TOP21 | 40 | | Output: Leave open. | | P97 | SIB1/TIP20/TOP20 | 41 | | | | P98 | SOB1 | 42 | 10-G | | | P99 | SCKB1 | 43 | 10-D | | | P913 | INTP4 | 44 | | | | P914 | INTP5/TIP51/TOP51 | 45 | | | | P915 | INTP6/TIP50/TOP50 | 46 | | | | PCM0 | WAIT | 47 | 5 | | | PCM1 | CLKOUT | 48 | | | | PCM2 | HLDAK | 49 | | | | PCM3 | HLDRQ | 50 | | | | PCT0, PCT1 | WR0, WR1 | 51, 52 | | | | PCT4 | RD | 53 | | | | PCT6 | ASTB | 54 | | | | PDH0, PDH1 | A16, A17 | 71, 72 | | | | PDL0 to<br>PDL4 | AD0 to AD4 | 55, 59 | | | | PDL5 | AD5/FLMD1 | 60 | | | | PDL6 to<br>PDL15 | AD6 to AD15 | 61, 70 | | | | AV <sub>REF0</sub> | - | 1 | _ | Directly connect to V <sub>DD</sub> and always supply power. | | AV <sub>REF1</sub> | - | 4 | _ | Directly connect to VDD and always supply power. | | AVss | - | 2 | _ | Directly connect to Vss and always supply power. | | EV <sub>DD</sub> | - | 31 | _ | Directly connect to VDD and always supply power. | | EVss | - | 30 | _ | - | | FLMD0 | - | 8 | _ | Directly connect to Vss in a mode other than the flash memory programming mode. | | REGC | - | 10 | = | Connect regulator output stabilization capacitance (4.7 $\mu$ F (recommended value)). | | RESET | _ | 14 | 2 | - | | V <sub>DD</sub> | - | 9 | - | - | | Vss | = | 11 | - | - | | X1 | - | 12 | - | = | | X2 | - | 13 | - | = | | XT1 | = | 15 | 16-C | Connect to Vss. | | XT2 | = | 16 | 16-C | Leave open. | Figure 2-1. Pin I/O Circuits Note Hysteresis characteristics are not available in port mode. # 2.4 Cautions When the power is turned on, the following pins may output an undefined level temporarily even during reset. - P10/ANO0 pin - P53/SIB2/KR3/TIQ00/TOQ00/RTP03/DDO pin ## **CHAPTER 3 CPU FUNCTION** The CPU of the V850ES/JF3-L is based on RISC architecture and executes almost all instructions with one clock by using a 5-stage pipeline. ## 3.1 Features | O Minimum instruc | ction execution time: 50 ns (opera | ting with main clock (fxx) of 20 MHz: $V_{DD} = 2.7$ to 3.6 V) | |----------------------|-------------------------------------|----------------------------------------------------------------| | | 200 ns (oper | ating with main clock (fxx) of 5 MHz: VDD = 2.2 to 3.6 V) | | | 30.5 μs (ope | rating with subclock (fxT) of 32.768 kHz) | | O Memory space | Program (physical address) space | ce: 64 MB linear | | | Data (logical address) space: | 4 GB linear | | ○ General-purpos | e registers: 32 bits × 32 registers | | | O Internal 32-bit a | rchitecture | | | ○ 5-stage pipeline | control | | | O Multiplication/div | vision instruction | | RENESAS - Saturation operation instruction○ 32-bit shift instruction: 1 clock - O Load/store instruction with long/short format - O Four types of bit manipulation instructions - SET1 - CLR1 - NOT1 - TST1 ## 3.2 CPU Register Set The registers of the V850ES/JF3-L can be classified into two types: general-purpose program registers and dedicated system registers. All the registers are 32 bits wide. For details, refer to the V850ES Architecture User's Manual. RENESAS ## 3.2.1 Program register set The program registers include general-purpose registers and a program counter. ## (1) General-purpose registers (r0 to r31) Thirty-two general-purpose registers, r0 to r31, are available. Any of these registers can be used to store a data variable or an address variable. However, r0 and r30 are implicitly used by instructions and care must be exercised when these registers are used. r0 always holds 0 and is used for an operation that uses 0 or addressing of offset 0. r30 is used by the SLD and SST instructions as a base pointer when these instructions access the memory. r1, r3 to r5, and r31 are implicitly used by the assembler and C compiler. When using these registers, save their contents for protection, and then restore the contents after using the registers. r2 is sometimes used by the real-time OS. If the real-time OS does not use r2, it can be used as a register for variables. | Name | Usage | Operation | | | | | | |-----------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--| | r0 | Zero register | Always holds 0. | | | | | | | r1 | Assembler-reserved register | Used as working register to create 32-bit immediate data | | | | | | | r2 | Register for address/data variable (if real-time OS does not use r2) | | | | | | | | r3 | Stack pointer | Used to create a stack frame when a function is called | | | | | | | r4 | Global pointer | Used to access a global variable in the data area | | | | | | | r5 | Text pointer | Used as register that indicates the beginning of a text area (area where program codes are located) | | | | | | | r6 to r29 | Register for address/data variable | | | | | | | | r30 | Element pointer | Used as base pointer to access memory | | | | | | | r31 | Link pointer | Used when the compiler calls a function | | | | | | | PC | Program counter | Holds the instruction address during program execution | | | | | | **Table 3-1. Program Registers** Remark For further details on the r1, r3 to r5, and r31 that are used in the assembler and C compiler, refer to the CA850 (C Compiler Package) Assembly Language User's Manual. ## (2) Program counter (PC) The program counter holds the instruction address during program execution. The lower 32 bits of this register are valid. Bits 31 to 26 are fixed to 0. A carry from bit 25 to 26 is ignored even if it occurs. Bit 0 is fixed to 0. This means that execution cannot branch to an odd address. ## 3.2.2 System register set The system registers control the status of the CPU and hold interrupt information. These registers can be read or written by using system register load/store instructions (LDSR and STSR), using the system register numbers listed below. Table 3-2. System Register Numbers | System | System Register Name | Operand Specification | | |--------------------|------------------------------------------------------------------------------------------------------|-----------------------|------------------| | Register<br>Number | | LDSR Instruction | STSR Instruction | | 0 | Interrupt status saving register (EIPC) <sup>Note 1</sup> | √ | V | | 1 | Interrupt status saving register (EIPSW) <sup>Note 1</sup> | √ | √ | | 2 | NMI status saving register (FEPC) <sup>Note 1</sup> | √ | √ | | 3 | NMI status saving register (FEPSW) <sup>Note 1</sup> | √ | √ | | 4 | Interrupt source register (ECR) | × | √ | | 5 | Program status word (PSW) | √ | √ | | 6 to 15 | Reserved for future function expansion (operation is not guaranteed if these registers are accessed) | × | × | | 16 | CALLT execution status saving register (CTPC) | √ | √ | | 17 | CALLT execution status saving register (CTPSW) | √ | V | | 18 | Exception/debug trap status saving register (DBPC) | √Note 2 | √Note 2 | | 19 | Exception/debug trap status saving register (DBPSW) | √Note 2 | √Note 2 | | 20 | CALLT base pointer (CTBP) | √ | V | | 21 to 31 | Reserved for future function expansion (operation is not guaranteed if these registers are accessed) | × | × | - **Notes 1.** Because only one set of these registers is available, the contents of these registers must be saved by program if multiple interrupts are enabled. - 2. These registers can be accessed only during the interval between the execution of the DBTRAP instruction or illegal opcode and DBRET instruction execution. Caution Even if EIPC or FEPC, or bit 0 of CTPC is set to 1 by the LDSR instruction, bit 0 is ignored when execution is returned to the main routine by the RETI instruction after interrupt servicing (this is because bit 0 of the PC is fixed to 0). Set an even value to EIPC, FEPC, and CTPC (bit 0 = 0). **Remark** $\sqrt{\cdot}$ : Can be accessed x: Access prohibited ## (1) Interrupt status saving registers (EIPC and EIPSW) EIPC and EIPSW are used to save the status when an interrupt occurs. If a software exception or a maskable interrupt occurs, the contents of the program counter (PC) are saved to EIPC, and the contents of the program status word (PSW) are saved to EIPSW (these contents are saved to the NMI status saving registers (FEPC and FEPSW) if a non-maskable interrupt occurs). The address of the instruction next to the instruction under execution, except some instructions (see 19.8 Periods in Which Interrupts Are Not Acknowledged by CPU), is saved to EIPC when a software exception or a maskable interrupt occurs. The current contents of the PSW are saved to EIPSW. Because only one set of interrupt status saving registers is available, the contents of these registers must be saved by program when multiple interrupts are enabled. Bits 31 to 26 of EIPC and bits 31 to 8 of EIPSW are reserved for future function expansion (these bits are always fixed to 0). The value of EIPC is restored to the PC and the value of EIPSW to the PSW by the RETI instruction. ## (2) NMI status saving registers (FEPC and FEPSW) FEPC and FEPSW are used to save the status when a non-maskable interrupt (NMI) occurs. If an NMI occurs, the contents of the program counter (PC) are saved to FEPC, and those of the program status word (PSW) are saved to FEPSW. The address of the instruction next to the one of the instruction under execution, except some instructions, is saved to FEPC when an NMI occurs. The current contents of the PSW are saved to FEPSW. Because only one set of NMI status saving registers is available, the contents of these registers must be saved by program when multiple interrupts are enabled. Bits 31 to 26 of FEPC and bits 31 to 8 of FEPSW are reserved for future function expansion (these bits are always fixed to 0). The value of FEPC is restored to the PC and the value of FEPSW to the PSW by the RETI instruction. ## (3) Interrupt source register (ECR) The interrupt source register (ECR) holds the source of an exception or interrupt if an exception or interrupt occurs. This register holds the exception code of each interrupt source. Because this register is a read-only register, data cannot be written to this register using the LDSR instruction. ## (4) Program status word (PSW) The program status word (PSW) is a collection of flags that indicate the status of the program (result of instruction execution) and the status of the CPU. If the contents of a bit of this register are changed by using the LDSR instruction, the new contents are validated immediately after completion of LDSR instruction execution. However if the ID flag is set to 1, interrupt requests will not be acknowledged while the LDSR instruction is being executed. Bits 31 to 8 of this register are reserved for future function expansion (these bits are fixed to 0). (1/2) | Bit position | Flag name | Meaning | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 8 | RFU | Reserved field. Fixed to 0. | | 7 | NP | Indicates that a non-maskable interrupt (NMI) is being serviced. This bit is set to 1 when an NMI request is acknowledged, disabling multiple interrupts. 0: NMI is not being serviced. 1: NMI is being serviced. | | 6 | EP | Indicates that an exception is being processed. This bit is set to 1 when an exception occurs. Even if this bit is set, interrupt requests are acknowledged. 0: Exception is not being processed. 1: Exception is being processed. | | 5 | ID | Indicates whether a maskable interrupt can be acknowledged. 0: Interrupt enabled 1: Interrupt disabled | | 4 | SAT <sup>Note</sup> | Indicates that the result of a saturation operation has overflowed and is saturated. Because this is a cumulative flag, it is set to 1 when the result of a saturation operation instruction is saturated, and is not cleared to 0 even if the subsequent operation result is not saturated. Use the LDSR instruction to clear this bit. This flag is neither set to 1 nor cleared to 0 by execution of an arithmetic operation instruction. 0: Not saturated 1: Saturated | | 3 | CY | Indicates whether a carry or a borrow occurs as a result of an operation. 0: Carry or borrow does not occur. 1: Carry or borrow occurs. | | 2 | OV <sup>Note</sup> | Indicates whether an overflow occurs during operation. 0: Overflow does not occur. 1: Overflow occurs. | | 1 | S <sup>Note</sup> | Indicates whether the result of an operation is negative. 0: The result is positive or 0. 1: The result is negative. | | 0 | Z | Indicates whether the result of an operation is 0. 0: The result is not 0. 1: The result is 0. | **Remark** Also read **Note** on the next page. (2/2) **Note** The result of the operation that has performed saturation processing is determined by the contents of the OV and S flags. The SAT flag is set to 1 only when the OV flag is set to 1 when a saturation operation is performed. | Status of Operation Result | | Result of Operation of | | | |------------------------------------------|------------------|------------------------|---|-------------------------| | | SAT | OV | S | Saturation Processing | | Maximum positive value is exceeded | 1 | 1 | 0 | 7FFFFFFH | | Maximum negative value is exceeded | 1 | 1 | 1 | 80000000H | | Positive (maximum value is not exceeded) | Holds value | 0 | 0 | Operation result itself | | Negative (maximum value is not exceeded) | before operation | | 1 | | ## (5) CALLT execution status saving registers (CTPC and CTPSW) CTPC and CTPSW are CALLT execution status saving registers. When the CALLT instruction is executed, the contents of the program counter (PC) are saved to CTPC, and those of the program status word (PSW) are saved to CTPSW. The contents saved to CTPC are the address of the instruction next to CALLT. The current contents of the PSW are saved to CTPSW. Bits 31 to 26 of CTPC and bits 31 to 8 of CTPSW are reserved for future function expansion (fixed to 0). # (6) Exception/debug trap status saving registers (DBPC and DBPSW) DBPC and DBPSW are exception/debug trap status registers. If an exception trap or debug trap occurs, the contents of the program counter (PC) are saved to DBPC, and those of the program status word (PSW) are saved to DBPSW. The contents to be saved to DBPC are the address of the instruction next to the one that is being executed when an exception trap or debug trap occurs. The current contents of the PSW are saved to DBPSW. This register can be read or written only during the interval between the execution of the DBTRAP instruction or illegal opcode and the DBRET instruction. Bits 31 to 26 of DBPC and bits 31 to 8 of DBPSW are reserved for future function expansion (fixed to 0). The value of DBPC is restored to the PC and the value of DBPSW to the PSW by the DBRET instruction. ## (7) CALLT base pointer (CTBP) The CALLT base pointer (CTBP) is used to specify a table address or generate a target address (bit 0 is fixed to 0). Bits 31 to 26 of this register are reserved for future function expansion (fixed to 0). ## 3.3 Operation Modes The V850ES/JF3-L has the following operation modes. ## (1) Normal operation mode In this mode, each pin related to the bus interface is set to the port mode after system reset has been released. Execution branches to the reset entry address of the internal ROM, and then instruction processing is started. # (2) Flash memory programming mode In this mode, the internal flash memory can be programmed by using a flash programmer. ## (3) On-chip debug mode The V850ES/JF3-L is provided with an on-chip debug function that employs the JTAG (Joint Test Action Group) communication specifications. For details, see CHAPTER 29 ON-CHIP DEBUG FUNCTION. ## 3.3.1 Specifying operation mode Specify the operation mode by using the FLMD0 and FLMD1 pins. In the normal mode, make sure that a low level is input to the FLMD0 pin when reset is released. In the flash memory programming mode, a high level is input to the FLMD0 pin from the flash programmer if a flash programmer is connected, but it must be input from an external circuit in the self-programming mode. | Operation When Reset Is Released | | Operation Mode After Reset | |----------------------------------|-------|-------------------------------| | FLMD0 | FLMD1 | | | L | × | Normal operation mode | | Н | L | Flash memory programming mode | | Н | Н | Setting prohibited | Remark L: Low-level input H: High-level input ×: Don't care ## 3.4 Address Space ## 3.4.1 CPU address space For instruction addressing, up to a combined total of 16 MB of external memory area and internal ROM area, plus an internal RAM area, are supported in a linear address space (program space) of up to 64 MB. For operand addressing (data access), up to 4 GB of a linear address space (data space) is supported. The 4 GB address space, however, is viewed as 64 images of a 64 MB physical address space. This means that the same 64 MB physical address space is accessed regardless of the value of bits 31 to 26. Figure 3-1. Image on Address Space ## 3.4.2 Wraparound of CPU address space ## (1) Program space Of the 32 bits of the PC (program counter), the higher 6 bits are fixed to 0 and only the lower 26 bits are valid. The higher 6 bits ignore a carry or borrow from bit 25 to 26 during branch address calculation. Therefore, the highest address of the program space, 03FFFFFH, and the lowest address, 00000000H, are contiguous addresses. That the highest address and the lowest address of the program space are contiguous in this way is called wraparound. Caution Because the 4 KB area of addresses 03FFF000H to 03FFFFFFH is an on-chip peripheral I/O area, instructions cannot be fetched from this area. Therefore, do not execute an operation in which the result of a branch address calculation affects this area. #### (2) Data space The result of an operand address calculation operation that exceeds 32 bits is ignored. Therefore, the highest address of the data space, FFFFFFFH, and the lowest address, 00000000H, are contiguous, and wraparound occurs at the boundary of these addresses. ## 3.4.3 Memory map The areas shown below are reserved in the V850ES/JF3-L. 03FFFFFFH 03FFFFFFH On-chip peripheral I/O area (4 KB) 03FFF000H (64 KB) 03FFEFFFH 03FF0000H 03FEFFFFH Internal RAM area (60 KB) 03FF0000H Use prohibited 01000000H 00FFFFFFH External memory area<sup>Note 1</sup> (14 MB) 001FFFFFH External memory area<sup>Note 1</sup> (1 MB) $0\,0\,1\,0\,0\,0\,0\,0\,H$ 00200000H 001FFFFFH 000FFFFFH Internal ROM area Note 2 (2 MB) (1 MB) 0000000H 0000000H Figure 3-2. Data Memory Map (Physical Addresses) - **Notes 1.** The V850ES/JF3-L has 18 address pins, so the external memory area appears as a repeated 256 KB image. - **2.** Fetch access and read access to addresses 00000000H to 000FFFFH is made to the internal ROM area. However, data write access to these addresses is made to the external memory area. Figure 3-3. Program Memory Map **Note** The V850ES/JF3-L has 18 address pins, so the external memory area appears as a repeated 256 KB image. ## 3.4.4 Areas ## (1) Internal ROM area Up to 1 MB is reserved as an internal ROM area. # (a) Internal ROM (128 KB) 128 KB are allocated to addresses 00000000H to 0001FFFFH in the $\mu$ PD70F3735. Accessing addresses 00020000H to 000FFFFFH is prohibited. Figure 3-4. Internal ROM Area (128 KB) ## (b) Internal ROM (256 KB) 256 KB are allocated to addresses 00000000H to 0003FFFFH in the $\mu$ PD70F3736. Accessing addresses 00040000H to 000FFFFFH is prohibited. Figure 3-5. Internal ROM Area (256 KB) ## (2) Internal RAM area Up to 60 KB are reserved as the internal RAM area. ## (a) Internal RAM (8 KB) 8 KB are allocated to addresses 03FFD000H to 03FFEFFFH of the $\mu$ PD70F3735. Accessing addresses 03FF0000H to 03FFCFFFH is prohibited. Physical address space 03FFEFFH 03FFD000H 03FFCFFFH Access-prohibited area 03FF0000H FFFF0000H Figure 3-6. Internal RAM Area (8 KB) ## (b) Internal RAM (16 KB) 16 KB are allocated to addresses 03FFB000H to 03FFEFFFH of the $\mu$ PD70F3736. Accessing addresses 03FF0000H to 03FFAFFFH is prohibited. Figure 3-7. Internal RAM Area (16 KB) ## (3) On-chip peripheral I/O area 4 KB of addresses 03FFF000H to 03FFFFFFH are reserved as the on-chip peripheral I/O area. Figure 3-8. On-Chip Peripheral I/O Area Peripheral I/O registers that have functions to specify the operation mode for and monitor the status of the on-chip peripheral I/O are mapped to the on-chip peripheral I/O area. Program cannot be fetched from this area. - Cautions 1. When a register is accessed in word units, a word area is accessed twice in halfword units in the order of lower area and higher area, with the lower 2 bits of the address ignored. - 2. If a register that can be accessed in byte units is accessed in halfword units, the higher 8 bits are undefined when the register is read, and data is written to the lower 8 bits. - 3. Addresses not defined as registers are reserved for future expansion. The operation is undefined and not guaranteed when these addresses are accessed. - 4. The internal ROM/RAM area and on-chip peripheral I/O area are assigned to successive addresses. When accessing the internal ROM/RAM area by incrementing or decrementing addresses using a pointer operation or such, be careful not to access the on-chip peripheral I/O area by mistakenly extending over the internal ROM/RAM area boundary. ## (4) External memory area 15 MB (00100000H to 00FFFFFFH) are allocated as the external memory area. For details, see **CHAPTER 5 BUS CONTROL FUNCTION**. Caution The V850ES/JF3-L has 18 address pins (AD0 to AD15, A16, A17), so the external memory area appears as a repeated 256 KB image. ## 3.4.5 Recommended use of address space The architecture of the V850ES/JF3-L requires that a register that serves as a pointer be secured for address generation when operand data in the data space is accessed. The address stored in this pointer ±32 KB can be directly accessed by an instruction for operand data. Because the number of general-purpose registers that can be used as a pointer is limited, however, by keeping the performance from dropping during address calculation when a pointer value is changed, as many general-purpose registers as possible can be secured for variables, and the program size can be reduced. ## (1) Program space Of the 32 bits of the PC (program counter), the higher 6 bits are fixed to 0, and only the lower 26 bits are valid. Regarding the program space, therefore, a 64 MB space of contiguous addresses starting from 00000000H unconditionally corresponds to the memory map. To use the internal RAM area as the program space, access the following addresses. Caution If a branch instruction is at the upper limit of the internal RAM area, a prefetch operation (invalid fetch) straddling the on-chip peripheral I/O area does not occur. | RAM Size | Access Address | |----------|------------------------| | 16 KB | 03FFB000H to 03FFEFFFH | | 8 KB | 03FFD000H to 03FFEFFFH | ## (2) Data space With the V850ES/JF3-L, it seems that there are sixty-four 64 MB address spaces on the 4 GB CPU address space. Therefore, the least significant bit (bit 25) of a 26-bit address is sign-extended to 32 bits and allocated as an address. # (a) Application example of wraparound If R = r0 (zero register) is specified for the LD/ST disp16 [R] instruction, a range of addresses 00000000H $\pm 32$ KB can be addressed by sign-extended disp16. All the resources, including the internal hardware, can be addressed by one pointer. The zero register (r0) is a register fixed to 0 by hardware, and practically eliminates the need for registers dedicated to pointers. **Example**: $\mu$ PD70F3736 Figure 3-9. Recommended Memory Map **Note** The V850ES/JF3-L has 18 address pins, so the external memory area appears as a repeated 256 KE image. **Remarks 1.** ‡ indicates the recommended area. **2.** This figure is the recommended memory map of the $\mu$ PD70F3736. # 3.4.6 Peripheral I/O registers (1/9) | Address | Function Register Name | Symbol | R/W | Manip | oulatab | le Bits | Default Value | |-----------|-------------------------------------|--------|-----|-----------|--------------|--------------|-----------------------| | | | | | 1 | 8 | 16 | | | FFFFF004H | Port DL register | PDL | R/W | | | $\sqrt{}$ | 0000H <sup>Note</sup> | | FFFFF004H | Port DL register L | PDLL | | √ | √ | | 00H <sup>Note</sup> | | FFFFF005H | Port DL register H | PDLH | | V | $\checkmark$ | | 00H <sup>Note</sup> | | FFFFF006H | Port DH register | PDH | | V | | | 00H <sup>Note</sup> | | FFFF00AH | Port CT register | PCT | | V | √ | | 00H <sup>Note</sup> | | FFFFF00CH | Port CM register | PCM | | <b>V</b> | √ | | 00H <sup>Note</sup> | | FFFFF024H | Port DL mode register | PMDL | | | | $\sqrt{}$ | FFFFH | | FFFFF024H | Port DL mode register L | PMDLL | | V | $\checkmark$ | | FFH | | FFFFF025H | Port DL mode register H | PMDLH | | V | $\checkmark$ | | FFH | | FFFFF026H | Port DH mode register | PMDH | | V | $\checkmark$ | | FFH | | FFFFF02AH | Port CT mode register | PMCT | | V | $\checkmark$ | | FFH | | FFFFF02CH | Port CM mode register | PMCM | | V | $\checkmark$ | | FFH | | FFFFF044H | Port DL mode control register | PMCDL | | | | $\sqrt{}$ | 0000H | | FFFFF044H | Port DL mode control register L | PMCDLL | | V | $\checkmark$ | | 00H | | FFFFF045H | Port DL mode control register H | PMCDLH | | $\sqrt{}$ | $\checkmark$ | | 00H | | FFFFF046H | Port DH mode control register | PMCDH | | $\sqrt{}$ | $\checkmark$ | | 00H | | FFFFF04AH | Port CT mode control register | PMCCT | | $\sqrt{}$ | $\checkmark$ | | 00H | | FFFFF04CH | Port CM mode control register | PMCCM | | $\sqrt{}$ | $\sqrt{}$ | | 00H | | FFFFF066H | Bus size configuration register | BSC | | | | $\sqrt{}$ | 5555H | | FFFFF06EH | System wait control register | VSWC | | | $\sqrt{}$ | | 77H | | FFFFF080H | DMA source address register 0L | DSA0L | | | | $\sqrt{}$ | Undefined | | FFFFF082H | DMA source address register 0H | DSA0H | | | | $\sqrt{}$ | Undefined | | FFFFF084H | DMA destination address register 0L | DDA0L | | | | $\sqrt{}$ | Undefined | | FFFFF086H | DMA destination address register 0H | DDA0H | | | | $\sqrt{}$ | Undefined | | FFFFF088H | DMA source address register 1L | DSA1L | | | | $\sqrt{}$ | Undefined | | FFFFF08AH | DMA source address register 1H | DSA1H | | | | $\sqrt{}$ | Undefined | | FFFFF08CH | DMA destination address register 1L | DDA1L | | | | | Undefined | | FFFFF08EH | DMA destination address register 1H | DDA1H | | | | | Undefined | | FFFFF090H | DMA source address register 2L | DSA2L | | | | $\sqrt{}$ | Undefined | | FFFFF092H | DMA source address register 2H | DSA2H | | | | $\checkmark$ | Undefined | | FFFFF094H | DMA destination address register 2L | DDA2L | | | | √ | Undefined | | FFFFF096H | DMA destination address register 2H | DDA2H | | | | √ | Undefined | | FFFFF098H | DMA source address register 3L | DSA3L | | | | √ | Undefined | | FFFFF09AH | DMA source address register 3H | DSA3H | | | | √ | Undefined | | FFFFF09CH | DMA destination address register 3L | DDA3L | | | | √ | Undefined | | FFFFF09EH | DMA destination address register 3H | DDA3H | ] | | | √ | Undefined | | FFFFF0C0H | DMA transfer count register 0 | DBC0 | ] | | | √ | Undefined | | FFFFF0C2H | DMA transfer count register 1 | DBC1 | 1 | | | √ | Undefined | | FFFFF0C4H | DMA transfer count register 2 | DBC2 | 1 | | | √ | Undefined | | FFFFF0C6H | DMA transfer count register 3 | DBC3 | 1 | | | √ | Undefined | | FFFFF0D0H | DMA addressing control register 0 | DADC0 | 1 | | | $\sqrt{}$ | 0000H | Note The output latch is 00H or 0000H. When these registers are in the input mode, the pin statuses are read. (2/9) | Address | Function Register Name | Symbol | R/W | Manipulatable Bits | | | Default Value | |-----------|-----------------------------------|----------|-----|--------------------|----------|----------|---------------| | | 3.44 | | | 1 | 8 | 16 | - | | FFFFF0D2H | DMA addressing control register 1 | DADC1 | R/W | | | <b>√</b> | 0000H | | FFFFF0D4H | DMA addressing control register 2 | DADC2 | | | | <b>√</b> | 0000H | | FFFFF0D6H | DMA addressing control register 3 | DADC3 | | | | √ | 0000H | | FFFFF0E0H | DMA channel control register 0 | DCHC0 | | √ | √ | | 00H | | FFFFF0E2H | DMA channel control register 1 | DCHC1 | | √ | √ | | 00H | | FFFF0E4H | DMA channel control register 2 | DCHC2 | | √ | √ | | 00H | | FFFFF0E6H | DMA channel control register 3 | DCHC3 | | √ | √ | | 00H | | FFFFF100H | Interrupt mask register 0 | IMR0 | | | | √ | FFFFH | | FFFFF100H | Interrupt mask register 0L | IMR0L | | √ | √ | | FFH | | FFFFF101H | Interrupt mask register 0H | IMR0H | | √ | √ | | FFH | | FFFFF102H | Interrupt mask register 1 | IMR1 | | | | √ | FFFFH | | FFFFF102H | Interrupt mask register 1L | IMR1L | | √ | √ | | FFH | | FFFFF103H | Interrupt mask register 1H | IMR1H | | √ | √ | | FFH | | FFFFF104H | Interrupt mask register 2 | IMR2 | | | | √ | FFFFH | | FFFFF104H | Interrupt mask register 2L | IMR2L | | √ | √ | | FFH | | FFFFF105H | Interrupt mask register 2H | IMR2H | | √ | √ | | FFH | | FFFFF106H | Interrupt mask register 3 | IMR3 | | | | √ | FFFFH | | FFFFF106H | Interrupt mask register 3L | IMR3L | | √ | √ | | FFH | | FFFFF107H | Interrupt mask register 3H | IMR3H | | √ | √ | | FFH | | FFFFF110H | Interrupt control register | LVIIC | | √ | √ | | 47H | | FFFFF112H | Interrupt control register | PIC0 | | √ | √ | | 47H | | FFFFF114H | Interrupt control register | PIC1 | | √ | √ | | 47H | | FFFFF116H | Interrupt control register | PIC2 | | √ | √ | | 47H | | FFFFF118H | Interrupt control register | PIC3 | | √ | √ | | 47H | | FFFFF11AH | Interrupt control register | PIC4 | | √ | √ | | 47H | | FFFFF11CH | Interrupt control register | PIC5 | | √ | <b>V</b> | | 47H | | FFFFF11EH | Interrupt control register | PIC6 | | √ | √ | | 47H | | FFFFF120H | Interrupt control register | PIC7 | | √ | <b>V</b> | | 47H | | FFFFF122H | Interrupt control register | TQ00VIC | | √ | √ | | 47H | | FFFFF124H | Interrupt control register | TQ0CCIC0 | | √ | √ | | 47H | | FFFFF126H | Interrupt control register | TQ0CCIC1 | | √ | √ | | 47H | | FFFFF128H | Interrupt control register | TQ0CCIC2 | | √ | √ | | 47H | | FFFFF12AH | Interrupt control register | TQ0CCIC3 | | √ | √ | | 47H | | FFFFF12CH | Interrupt control register | TP0OVIC | | √ | √ | | 47H | | FFFFF12EH | Interrupt control register | TP0CCIC0 | | √ | √ | | 47H | | FFFFF130H | Interrupt control register | TP0CCIC1 | | √ | √ | | 47H | | FFFFF132H | Interrupt control register | TP10VIC | 1 | √ | √ | | 47H | | FFFFF134H | Interrupt control register | TP1CCIC0 | | √ | V | | 47H | | FFFFF136H | Interrupt control register | TP1CCIC1 | 1 | √ | √ | | 47H | | FFFFF138H | Interrupt control register | TP2OVIC | 1 | √ | √ | | 47H | | FFFFF13AH | Interrupt control register | TP2CCIC0 | 1 | √ | <b>√</b> | | 47H | | FFFFF13CH | Interrupt control register | TP2CCIC1 | | √ | √ | | 47H | | FFFFF14AH | Interrupt control register | TP5OVIC | 1 | √ | <b>√</b> | | 47H | (3/9) | Address | Function Register Name | Symbol | R/W | Manipulatable Bits | | | Default Value | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|--------------------|--------------|-----------|---------------| | | and the second s | , | | 1 | 8 | | | | FFFFF14CH | Interrupt control register | TP5CCIC0 | R/W | √ | √ | 16 | 47H | | FFFFF14EH | Interrupt control register | TP5CCIC1 | | <b>√</b> | √ | | 47H | | FFFFF150H | Interrupt control register | TM0EQIC0 | | √ | <b>√</b> | | 47H | | FFFFF152H | Interrupt control register | CB0RIC/IICIC1 | | √ | √ | | 47H | | FFFFF154H | Interrupt control register | CB0TIC | | √ | √ | | 47H | | FFFFF156H | Interrupt control register | CB1RIC | | √ | √ | | 47H | | FFFFF158H | Interrupt control register | CB1TIC | | √ | √ | | 47H | | FFFFF15AH | Interrupt control register | CB2RIC | | √ | √ | | 47H | | FFFFF15CH | Interrupt control register | CB2TIC | | √ | √ | | 47H | | FFFFF162H | Interrupt control register | UA0RIC | | √ | √ | | 47H | | FFFFF164H | Interrupt control register | UA0TIC | | √ | √ | | 47H | | FFFFF166H | Interrupt control register | UA1RIC | | √ | √ | | 47H | | FFFFF168H | Interrupt control register | UA1TIC | | √ | √ | | 47H | | FFFFF16AH | Interrupt control register | UA2RIC/IICIC0 | | $\sqrt{}$ | $\sqrt{}$ | | 47H | | FFFFF16CH | Interrupt control register | UA2TIC | | $\sqrt{}$ | $\sqrt{}$ | | 47H | | FFFFF16EH | Interrupt control register | ADIC | | $\sqrt{}$ | $\sqrt{}$ | | 47H | | FFFFF170H | Interrupt control register | DMAIC0 | | $\sqrt{}$ | $\sqrt{}$ | | 47H | | FFFFF172H | Interrupt control register | DMAIC1 | | $\sqrt{}$ | $\sqrt{}$ | | 47H | | FFFFF174H | Interrupt control register | DMAIC2 | | $\sqrt{}$ | $\sqrt{}$ | | 47H | | FFFFF176H | Interrupt control register | DMAIC3 | | $\sqrt{}$ | $\sqrt{}$ | | 47H | | FFFFF178H | Interrupt control register | KRIC | | √ | √ | | 47H | | FFFFF17AH | Interrupt control register | WTIIC | | $\sqrt{}$ | $\checkmark$ | | 47H | | FFFFF17CH | Interrupt control register | WTIC | | $\sqrt{}$ | $\sqrt{}$ | | 47H | | FFFFF1FAH | In-service priority register | ISPR | R | √ | √ | | 00H | | FFFFF1FCH | Command register | PRCMD | W | | $\sqrt{}$ | | Undefined | | FFFFF1FEH | Power save control register | PSC | R/W | $\checkmark$ | $\checkmark$ | | 00H | | FFFFF200H | A/D converter mode register 0 | ADA0M0 | | √ | √ | | 00H | | FFFFF201H | A/D converter mode register 1 | ADA0M1 | | √ | √ | | 00H | | FFFFF202H | A/D converter channel specification register | ADA0S | | √ | √ | | 00H | | FFFFF203H | A/D converter mode register 2 | ADA0M2 | | $\sqrt{}$ | $\checkmark$ | | 00H | | FFFFF204H | Power-fail compare mode register | ADA0PFM | | $\sqrt{}$ | $\sqrt{}$ | | 00H | | FFFFF205H | Power-fail compare threshold value register | ADA0PFT | | $\sqrt{}$ | $\checkmark$ | | 00H | | FFFFF210H | A/D conversion result register 0 | ADA0CR0 | R | | | $\sqrt{}$ | Undefined | | FFFFF211H | A/D conversion result register 0H | ADA0CR0H | | | $\sqrt{}$ | | Undefined | | FFFFF212H | A/D conversion result register 1 | ADA0CR1 | | | | $\sqrt{}$ | Undefined | | FFFFF213H | A/D conversion result register 1H | ADA0CR1H | | | $\checkmark$ | | Undefined | | FFFFF214H | A/D conversion result register 2 | ADA0CR2 | | | | $\sqrt{}$ | Undefined | | FFFFF215H | A/D conversion result register 2H | ADA0CR2H | | | $\sqrt{}$ | | Undefined | | FFFF216H | A/D conversion result register 3 | ADA0CR3 | | | | $\sqrt{}$ | Undefined | | FFFFF217H | A/D conversion result register 3H | ADA0CR3H | | | $\checkmark$ | | Undefined | | FFFFF218H | A/D conversion result register 4 | ADA0CR4 | | | | √ | Undefined | | FFFFF219H | A/D conversion result register 4H | ADA0CR4H | | | √ | | Undefined | | FFFFF21AH | A/D conversion result register 5 | ADA0CR5 | | | | √ | Undefined | | FFFFF21BH | A/D conversion result register 5H | ADA0CR5H | | | | | Undefined | (4/9) | Address | Function Register Name | Symbol | R/W | Manipulatable Bits | | | Default Value | |-----------|-------------------------------------------------|----------|-----|--------------------|--------------|--------------|-----------------------| | | | , | | 1 | 8 | 16 | | | FFFFF21CH | A/D conversion result register 6 | ADA0CR6 | R | | | √ | Undefined | | FFFFF21DH | A/D conversion result register 6H | ADA0CR6H | | | <b>V</b> | | Undefined | | FFFFF21EH | A/D conversion result register 7 | ADA0CR7 | | | | <b>√</b> | Undefined | | FFFFF21FH | A/D conversion result register 7H | ADA0CR7H | | | <b>V</b> | | Undefined | | FFFFF280H | D/A conversion value setting register 0 | DA0CS0 | R/W | | V | | 00H | | FFFFF282H | D/A converter mode register | DAOM | | V | V | | 00H | | FFFFF300H | Key return mode register | KRM | | √ | √ | | 00H | | FFFFF308H | Selector operation control register 0 | SELCNT0 | | √ | √ | | 00H | | FFFFF310H | CRC input register | CRCIN | | | <b>V</b> | | 00H | | FFFFF312H | CRC data register | CRCD | | | | √ | 0000H | | FFFFF318H | Noise elimination control register | NFC | | | <b>V</b> | | 00H | | FFFFF320H | Prescaler mode register 1 | PRSM1 | | √ | <b>V</b> | | 00H | | FFFFF321H | Prescaler compare register 1 | PRSCM1 | | | <b>V</b> | | 00H | | FFFFF324H | Prescaler mode register 2 | PRSM2 | | V | <b>V</b> | | 00H | | FFFFF325H | Prescaler compare register 2 | PRSCM2 | | | <b>V</b> | | 00H | | FFFFF331H | Regulator protection register | REGPR | | | <b>V</b> | | 00H | | FFFFF332H | Regulator output voltage level control register | REGOVL0 | | | V | | 00H | | FFFFF340H | IIC division clock select register | OCKS0 | | | V | | 00H | | FFFFF344H | IIC division clock select register | OCKS1 | | | V | | 00H | | FFFFF400H | Port 0 register | P0 | | V | V | | 00H <sup>Note</sup> | | FFFFF402H | Port 1 register | P1 | | V | V | | 00H <sup>Note</sup> | | FFFFF406H | Port 3 register | P3 | | | | √ | 0000H <sup>Note</sup> | | FFFFF406H | Port 3 register L | P3L | | √ | √ | | 00H <sup>Note</sup> | | FFFFF407H | Port 3 register H | РЗН | | √ | √ | | 00H <sup>Note</sup> | | FFFFF408H | Port 4 register | P4 | | √ | √ | | 00H <sup>Note</sup> | | FFFFF40AH | Port 5 register | P5 | | <b>√</b> | √ | | 00H <sup>Note</sup> | | FFFFF40EH | Port 7 register L | P7L | | $\sqrt{}$ | √ | | 00H <sup>Note</sup> | | FFFFF412H | Port 9 register | P9 | | | | $\checkmark$ | 0000H <sup>Note</sup> | | FFFFF412H | Port 9 register L | P9L | | $\sqrt{}$ | $\checkmark$ | | 00H <sup>Note</sup> | | FFFFF413H | Port 9 register H | P9H | | <b>√</b> | √ | | 00H <sup>Note</sup> | | FFFFF420H | Port 0 mode register | PM0 | | √ | <b>V</b> | | FFH | | FFFFF422H | Port 1 mode register | PM1 | | <b>√</b> | <b>V</b> | | FFH | | FFFFF426H | Port 3 mode register | РМ3 | | | | √ | FFFFH | | FFFFF426H | Port 3 mode register L | PM3L | | <b>√</b> | <b>V</b> | | FFH | | FFFFF427H | Port 3 mode register H | РМЗН | | V | V | | FFH | | FFFFF428H | Port 4 mode register | PM4 | | V | V | | FFH | | FFFFF42AH | Port 5 mode register | PM5 | 7 | V | V | | FFH | | FFFFF42EH | Port 7 mode register L | PM7L | 7 | √ | <b>√</b> | | FFH | | FFFFF432H | Port 9 mode register | PM9 | 7 | | | √ | FFFFH | | FFFFF432H | Port 9 mode register L | PM9L | 7 | V | <b>V</b> | | FFH | | FFFFF433H | Port 9 mode register H | PM9H | 7 | √<br>√ | √ | | FFH | | FFFFF440H | Port 0 mode control register | PMC0 | - | <b>√</b> | <b>√</b> | | 00H | Note The output latch is 00H or 0000H. When these registers are input, the pin statuses are read. (5/9) | Address | Function Register Name | Symbol | R/W | Manipulatable Bits | | | Default Value | |-----------|------------------------------------|---------|-----|--------------------|-----------|----|---------------| | | | | | 1 | 8 | 16 | | | FFFFF446H | Port 3 mode control register | РМС3 | R/W | | | √ | 0000H | | FFFFF446H | Port 3 mode control register L | PMC3L | | √ | <b>V</b> | | 00H | | FFFFF447H | Port 3 mode control register H | РМСЗН | | V | <b>V</b> | | 00H | | FFFFF448H | Port 4 mode control register | PMC4 | | V | V | | 00H | | FFFFF44AH | Port 5 mode control register | PMC5 | | $\sqrt{}$ | √ | | 00H | | FFFFF452H | Port 9 mode control register | PMC9 | | | | √ | 0000H | | FFFFF452H | Port 9 mode control register L | PMC9L | | $\sqrt{}$ | <b>V</b> | | 00H | | FFFFF453H | Port 9 mode control register H | РМС9Н | | $\sqrt{}$ | $\sqrt{}$ | | 00H | | FFFFF460H | Port 0 function control register | PFC0 | | <b>V</b> | <b>V</b> | | 00H | | FFFFF466H | Port 3 function control register | PFC3 | | | | √ | 0000H | | FFFFF466H | Port 3 function control register L | PFC3L | | V | <b>V</b> | | 00H | | FFFFF467H | Port 3 function control register H | PFC3H | | V | V | | 00H | | FFFFF468H | Port 4 function control register | PFC4 | | V | V | | 00H | | FFFFF46AH | Port 5 function control register | PFC5 | | √ | √ | | 00H | | FFFFF472H | Port 9 function control register | PFC9 | | | | √ | 0000H | | FFFFF472H | Port 9 function control register L | PFC9L | | √ | √ | | 00H | | FFFFF473H | Port 9 function control register H | PFC9H | | <b>V</b> | <b>V</b> | | 00H | | FFFFF484H | Data wait control register 0 | DWC0 | | | | √ | 7777H | | FFFFF488H | Address wait control register | AWC | | | | √ | FFFFH | | FFFFF48AH | Bus cycle control register | BCC | | | | √ | AAAAH | | FFFFF540H | TMQ0 control register 0 | TQ0CTL0 | | V | √ | | 00H | | FFFFF541H | TMQ0 control register 1 | TQ0CTL1 | | <b>V</b> | <b>V</b> | | 00H | | FFFFF542H | TMQ0 I/O control register 0 | TQ0IOC0 | | √ | √ | | 00H | | FFFFF543H | TMQ0 I/O control register 1 | TQ0IOC1 | | V | V | | 00H | | FFFFF544H | TMQ0 I/O control register 2 | TQ0IOC2 | | √ | √ | | 00H | | FFFFF545H | TMQ0 option register 0 | TQ0OPT0 | | <b>V</b> | <b>V</b> | | 00H | | FFFFF546H | TMQ0 capture/compare register 0 | TQ0CCR0 | | | | √ | 0000H | | FFFFF548H | TMQ0 capture/compare register 1 | TQ0CCR1 | | | | √ | 0000H | | FFFFF54AH | TMQ0 capture/compare register 2 | TQ0CCR2 | | | | √ | 0000H | | FFFFF54CH | TMQ0 capture/compare register 3 | TQ0CCR3 | | | | √ | 0000H | | FFFFF54EH | TMQ0 counter read buffer register | TQ0CNT | R | | | √ | 0000H | | FFFFF590H | TMP0 control register 0 | TP0CTL0 | R/W | V | V | | 00H | | FFFFF591H | TMP0 control register 1 | TP0CTL1 | | V | V | | 00H | | FFFFF592H | TMP0 I/O control register 0 | TP0IOC0 | | √ | √ | | 00H | | FFFFF593H | TMP0 I/O control register 1 | TP0IOC1 | | V | V | | 00H | | FFFFF594H | TMP0 I/O control register 2 | TP0IOC2 | | V | √ | | 00H | | FFFFF595H | TMP0 option register 0 | TP0OPT0 | | √ | V | | 00H | | FFFFF596H | TMP0 capture/compare register 0 | TP0CCR0 | | | | √ | 0000H | | FFFFF598H | TMP0 capture/compare register 1 | TP0CCR1 | | | | √ | 0000H | | FFFFF59AH | TMP0 counter read buffer register | TP0CNT | R | | | √ | 0000H | | FFFFF5A0H | TMP1 control register 0 | TP1CTL0 | R/W | V | √ | | 00H | | FFFFF5A1H | TMP1 control register 1 | TP1CTL1 | | V | V | | 00H | Note The output latch is 00H or 0000H. When these registers are input, the pin statuses are read. (6/9) | Address | Function Register Name | Function Register Name Symbol | | Manip | oulatab | Default Value | | |-----------|-------------------------------------------------|-------------------------------|-----|----------|----------|---------------|-------| | | 3 | Symbol R/ | | 1 | 8 | 16 | | | FFFFF5A2H | TMP1 I/O control register 0 | TP1IOC0 | R/W | √ | √ | | 00H | | FFFFF5A3H | TMP1 I/O control register 1 | TP1IOC1 | | V | <b>V</b> | | 00H | | FFFF5A4H | TMP1 I/O control register 2 | TP1IOC2 | | √ | √ | | 00H | | FFFF5A5H | TMP1 option register 0 | TP1OPT0 | | √ | √ | | 00H | | FFFF5A6H | TMP1 capture/compare register 0 | TP1CCR0 | | | | √ | 0000H | | FFFF5A8H | TMP1 capture/compare register 1 | TP1CCR1 | | | | √ | 0000H | | FFFF5AAH | TMP1 counter read buffer register | TP1CNT | R | | | √ | 0000H | | FFFF5B0H | TMP2 control register 0 | TP2CTL0 | R/W | √ | √ | | 00H | | FFFFF5B1H | TMP2 control register 1 | TP2CTL1 | | √ | √ | | 00H | | FFFF5B2H | TMP2 I/O control register 0 | TP2IOC0 | | √ | √ | | 00H | | FFFF5B3H | TMP2 I/O control register 1 | TP2IOC1 | | V | <b>V</b> | | 00H | | FFFFF5B4H | TMP2 I/O control register 2 | TP2IOC2 | | V | <b>V</b> | | 00H | | FFFFF5B5H | TMP2 option register 0 | TP2OPT0 | | V | <b>V</b> | | 00H | | FFFF5B6H | TMP2 capture/compare register 0 | TP2CCR0 | | | | √ | 0000H | | FFFF5B8H | TMP2 capture/compare register 1 | TP2CCR1 | | | | √ | 0000H | | FFFF5BAH | TMP2 counter read buffer register | TP2CNT | R | | | √ | 0000H | | FFFFF5E0H | TMP5 control register 0 | TP5CTL0 | R/W | <b>V</b> | √ | | 00H | | FFFFF5E1H | TMP5 control register 1 | TP5CTL1 | | V | <b>V</b> | | 00H | | FFFFF5E2H | TMP5 I/O control register 0 | TP5IOC0 | | √ | √ | | 00H | | FFFFF5E3H | TMP5 I/O control register 1 | TP5IOC1 | | √ | √ | | 00H | | FFFFF5E4H | TMP5 I/O control register 2 | TP5IOC2 | | V | V | | 00H | | FFFFF5E5H | TMP5 option register 0 | TP5OPT0 | | √ | √ | | 00H | | FFFFF5E6H | TMP5 capture/compare register 0 | TP5CCR0 | | | | √ | 0000H | | FFFFF5E8H | TMP5 capture/compare register 1 | TP5CCR1 | | | | √ | 0000H | | FFFF5EAH | TMP5 counter read buffer register | TP5CNT | R | | | $\sqrt{}$ | 0000H | | FFFF680H | Watch timer operation mode register | WTM | R/W | <b>V</b> | √ | | 00H | | FFFFF690H | TMM0 control register 0 | TM0CTL0 | | <b>V</b> | √ | | 00H | | FFFFF694H | TMM0 compare register 0 | TM0CMP0 | | | | √ | 0000H | | FFFF6C0H | Oscillation stabilization time select register | OSTS | | | √ | | 06H | | FFFFF6C1H | PLL lockup time specification register | PLLS | | | √ | | 03H | | FFFFF6D0H | Watchdog timer mode register 2 | WDTM2 | | | √ | | 67H | | FFFFF6D1H | Watchdog timer enable register | WDTE | | | √ | | 9AH | | FFFF6E0H | Real-time output buffer register 0L | RTBL0 | | √ | √ | | 00H | | FFFF6E2H | Real-time output buffer register 0H | RTBH0 | | V | V | | 00H | | FFFF6E4H | Real-time output port mode register 0 | RTPM0 | | √ | √ | | 00H | | FFFF6E5H | Real-time output port control register 0 | RTPC0 | | V | V | | 00H | | FFFFF706H | Port 3 function control expansion register L | PFCE3L | | √ | √ | | 00H | | FFFFF70AH | Port 5 function control expansion register PFCE | | | √ | V | | 00H | | FFFFF712H | Port 9 function control expansion register | PFCE9 | | | | √ | 0000H | | FFFFF712H | Port 9 function control expansion register L | PFCE9L | | √ | √ | | 00H | | FFFFF713H | Port 9 function control expansion register H | PFCE9H | | √ | √ | | 00H | | FFFFF802H | System status register | SYS | | √ | √ | | 00H | | FFFFF80CH | Internal oscillation mode register | RCM | | √ | V | | 00H | (7/9) | Address | Function Register Name | Symbol | R/W | Manip | oulatab | le Bits | Default Value | |-----------|-----------------------------------------------------------|-----------|------|--------------|--------------|---------|---------------| | | | | | 1 | 8 | 16 | | | FFFFF810H | DMA trigger factor register 0 | DTFR0 | R/W | √ | | | 00H | | FFFFF812H | DMA trigger factor register 1 | DTFR1 | | √ | $\sqrt{}$ | | 00H | | FFFFF814H | DMA trigger factor register 2 | DTFR2 | TFR2 | | $\sqrt{}$ | | 00H | | FFFFF816H | DMA trigger factor register 3 | DTFR3 | | √ | √ | | 00H | | FFFFF820H | Power save mode register | PSMR | | √ | $\sqrt{}$ | | 00H | | FFFFF822H | Clock control register | СКС | | √ | $\sqrt{}$ | | 0AH | | FFFFF824H | Lock register | LOCKR | R | √ | $\sqrt{}$ | | 00H | | FFFFF828H | Processor clock control register | PCC | R/W | $\sqrt{}$ | $\sqrt{}$ | | 03H | | FFFFF82CH | PLL control register | PLLCTL | | $\sqrt{}$ | $\sqrt{}$ | | 01H | | FFFFF82EH | CPU operation clock status register | CCLS | R | $\sqrt{}$ | $\sqrt{}$ | | 00H | | FFFFF870H | Clock monitor mode register | CLM | R/W | | $\sqrt{}$ | | 00H | | FFFFF888H | Reset source flag register | RESF | | $\sqrt{}$ | | | 00H | | FFFFF890H | Low-voltage detection register | LVIM | | $\sqrt{}$ | $\sqrt{}$ | | 00H | | FFFFF891H | Low-voltage detection level select register | LVIS | | | $\sqrt{}$ | | 00H | | FFFFF8B0H | Prescaler mode register 0 | PRSM0 | | $\checkmark$ | $\sqrt{}$ | | 00H | | FFFFF8B1H | Prescaler compare register 0 | PRSCM0 | | | | | 00H | | FFFFF9FCH | On-chip debug mode register | OCDM | | √ | $\sqrt{}$ | | 01H | | FFFFFA00H | UARTA0 control register 0 | UA0CTL0 | | √ | | | 10H | | FFFFFA01H | UARTA0 control register 1 | UA0CTL1 | | | | | 00H | | FFFFFA02H | UARTA0 control register 2 | UA0CTL2 | | | $\sqrt{}$ | | FFH | | FFFFFA03H | UARTA0 option control register 0 | UA0OPT0 | | V | $\checkmark$ | | 14H | | FFFFFA04H | UARTA0 status register | UA0STR | | √ | √ | | 00H | | FFFFFA06H | UARTA0 receive data register | UA0RX | R | | $\sqrt{}$ | | FFH | | FFFFFA07H | UARTA0 transmit data register | UA0TX R/W | | | √ | | FFH | | FFFFFA10H | UARTA1 control register 0 | UA1CTL0 | | √ | √ | | 10H | | FFFFFA11H | UARTA1 control register 1 | UA1CTL1 | | | √ | | 00H | | FFFFFA12H | UARTA1 control register 2 | UA1CTL2 | L2 | | √ | | FFH | | FFFFFA13H | UARTA1 option control register 0 | UA1OPT0 | | $\checkmark$ | √ | | 14H | | FFFFFA14H | UARTA1 status register | UA1STR | | $\checkmark$ | √ | | 00H | | FFFFFA16H | UARTA1 receive data register | UA1RX | R | | √ | | FFH | | FFFFFA17H | UARTA1 transmit data register | UA1TX | R/W | | √ | | FFH | | FFFFFA20H | UARTA2 control register 0 | UA2CTL0 | | √ | √ | | 10H | | FFFFFA21H | UARTA2 control register 1 | UA2CTL1 | | | √ | | 00H | | FFFFFA22H | UARTA2 control register 2 | UA2CTL2 | | | √ | | FFH | | FFFFFA23H | UARTA2 option control register 0 | UA2OPT0 | | √ | √ | | 14H | | FFFFFA24H | UARTA2 status register | UA2STR | | √ | √ | | 00H | | FFFFFA26H | UARTA2 receive data register | UA2RX | R | | $\sqrt{}$ | | FFH | | FFFFFA27H | UARTA2 transmit data register | UA2TX R/W | | | √ | | FFH | | FFFFC00H | External interrupt falling edge specification register 0 | INTF0 | | √ | $\sqrt{}$ | | 00H | | FFFFC06H | External interrupt falling edge specification register 3 | INTF3 | | √ | <b>V</b> | | 00H | | FFFFC13H | External interrupt falling edge specification register 9H | INTF9H | | √ | <b>V</b> | | 00H | | FFFFC20H | External interrupt rising edge specification register 0 | INTR0 | | √ | √ | | 00H | | FFFFC26H | External interrupt rising edge specification register 3 | INTR3 | 1 | √ | V | | 00H | (8/9) | Address | Function Register Name | Symbol | R/W | Manip | oulatab | (8<br>Default Value | | |-----------|----------------------------------------------------------|---------|-----|-------|--------------|---------------------|-------| | | | | | | 1 8 | | | | FFFFFC33H | External interrupt rising edge specification register 9H | INTR9H | R/W | √ | <b>√</b> | | 00H | | FFFFC60H | Port 0 function register | PF0 | | √ | √ | | 00H | | FFFFC66H | Port 3 function register | PF3 | | | | √ | 0000H | | FFFFC66H | Port 3 function register L | PF3L | | √ | √ | | 00H | | FFFFC67H | Port 3 function register H | PF3H | | √ | √ | | 00H | | FFFFC68H | Port 4 function register | PF4 | | √ | <b>V</b> | | 00H | | FFFFC6AH | Port 5 function register | PF5 | | √ | <b>V</b> | | 00H | | FFFFC72H | Port 9 function register | PF9 | | | | V | 0000H | | FFFFC72H | Port 9 function register L | PF9L | | √ | √ | | 00H | | FFFFC73H | Port 9 function register H | PF9H | | √ | √ | | 00H | | FFFFD00H | CSIB0 control register 0 | CB0CTL0 | | √ | √ | | 01H | | FFFFFD01H | CSIB0 control register 1 | CB0CTL1 | | √ | √ | | 00H | | FFFFFD02H | CSIB0 control register 2 | CB0CTL2 | | | <b>V</b> | | 00H | | FFFFFD03H | CSIB0 status register | CB0STR | | √ | <b>V</b> | | 00H | | FFFFD04H | CSIB0 receive data register | CB0RX | R | | | V | 0000H | | FFFFD04H | CSIB0 receive data register L | CB0RXL | | | V | | 00H | | FFFFD06H | CSIB0 transmit data register | CB0TX | R/W | | | V | 0000H | | FFFFFD06H | CSIB0 transmit data register L | CB0TXL | | | √ | | 00H | | FFFFFD10H | CSIB1 control register 0 | CB1CTL0 | | √ | √ | | 01H | | FFFFFD11H | CSIB1 control register 1 | CB1CTL1 | | √ | √ | | 00H | | FFFFFD12H | CSIB1 control register 2 | CB1CTL2 | | | √ | | 00H | | FFFFFD13H | CSIB1 status register | CB1STR | | √ | √ | | 00H | | FFFFFD14H | CSIB1 receive data register | CB1RX | R | | | V | 0000H | | FFFFFD14H | CSIB1 receive data register L | CB1RXL | | | √ | | 00H | | FFFFFD16H | CSIB1 transmit data register | CB1TX | R/W | | | V | 0000H | | FFFFFD16H | CSIB1 transmit data register L | CB1TXL | | | √ | | 00H | | FFFFD20H | CSIB2 control register 0 | CB2CTL0 | | √ | $\checkmark$ | | 01H | | FFFFFD21H | CSIB2 control register 1 | CB2CTL1 | | √ | √ | | 00H | | FFFFFD22H | CSIB2 control register 2 | CB2CTL2 | | | $\sqrt{}$ | | 00H | | FFFFD23H | CSIB2 status register | CB2STR | | √ | $\checkmark$ | | 00H | | FFFFD24H | CSIB2 receive data register | CB2RX | R | | | V | 0000H | | FFFFFD24H | CSIB2 receive data register L | CB2RXL | | | √ | | 00H | | FFFFFD26H | CSIB2 transmit data register | CB2TX | R/W | | | <b>√</b> | 0000H | | FFFFFD26H | CSIB2 transmit data register L | CB2TXL | | | √ | | 00H | | FFFFFD80H | IIC shift register 0 | IIC0 | | | $\sqrt{}$ | | 00H | | FFFFFD82H | IIC control register 0 | IICC0 | | √ | √ | | 00H | | FFFFD83H | Slave address register 0 | SVA0 | | | $\checkmark$ | | 00H | | FFFFFD84H | IIC clock select register 0 | IICCL0 | | √ | √ | | 00H | | FFFFFD85H | IIC function expansion register 0 | IICX0 | | √ | √ | | 00H | | FFFFFD86H | IIC status register 0 | IICS0 | R | √ | $\sqrt{}$ | | 00H | | FFFFD8AH | IIC flag register 0 | IICF0 | R/W | √ | √ | | 00H | (9/9) | Address | Function Register Name | Symbol | R/W | Manipulatable Bits | | Default Value | | |-----------|-----------------------------------|--------|---------|--------------------|---|---------------|-----| | | | | | 1 | 8 | 16 | | | FFFFD90H | IIC shift register 1 | IIC1 | IC1 R/W | | √ | | 00H | | FFFFD92H | IIC control register 1 | IICC1 | | √ | √ | | 00H | | FFFFD93H | Slave address register 1 | SVA1 | | | V | | 00H | | FFFFD94H | IIC clock select register 1 | IICCL1 | | √ | V | | 00H | | FFFFFD95H | IIC function expansion register 1 | IICX1 | | √ | √ | | 00H | | FFFFD96H | IIC status register 1 | IICS1 | R | √ | V | | 00H | | FFFFFD9AH | IIC flag register 1 | IICF1 | R/W | <b>√</b> | V | | 00H | ## 3.4.7 Special registers Special registers are registers that are protected from being written with illegal data due to a program hang-up. The V850ES/JF3-L has the following seven special registers. - Power save control register (PSC) - Clock control register (CKC) - Processor clock control register (PCC) - Clock monitor mode register (CLM) - Reset source flag register (RESF) - Low-voltage detection register (LVIM) - On-chip debug mode register (OCDM) In addition, the PRCDM register is provided to protect against a write access to the special registers so that the application system does not inadvertently stop due to a program hang-up. A write access to the special registers is made in a specific sequence, and an illegal store operation is reported to the SYS register. #### (1) Setting data to special registers Set data to the special registers in the following sequence. - <1> Disable DMA operation. - <2> Prepare data to be set to the special register in a general-purpose register. - <3> Write the data prepared in <2> to the PRCMD register. - <4> Write the setting data to the special register (by using the following instructions). - Store instruction (ST/SST instruction) - Bit manipulation instruction (SET1/CLR1/NOT1 instruction) ``` (<5> to <9> Insert NOP instructions (5 instructions).)<sup>Note</sup> <10> Enable DMA operation if necessary. ``` [Example] With PSC register (setting standby mode) ``` ST.B r11, PSMR[r0] ; Set PSMR register (setting IDLE1, IDLE2, and STOP modes). <1>CLR1 0, DCHCn[r0] ; Disable DMA operation. n = 0 to 3 <2>MOV0x02, r10 <3>ST.B r10, PRCMD[r0] ; Write PRCMD register. <4>ST.B r10, PSC[r0] ; Set PSC register. <5>NOP<sup>Note</sup> ; Dummy instruction <6>NOP<sup>Note</sup> ; Dummy instruction {<}7{>}\mathtt{NOP}^{\mathrm{Note}} ; Dummy instruction < 8 > \mathtt{NOP}^{Note} ; Dummy instruction < 9 > NOP^{Note} ; Dummy instruction <10>SET1 0, DCHCn[r0] ; Enable DMA operation. n = 0 to 3 (next instruction) ``` There is no special sequence to read a special register. **Note** Five NOP instructions or more must be inserted immediately after setting the IDLE1 mode, IDLE2 mode, or STOP mode (by setting the PSC.STP bit to 1). - Cautions 1. When a store instruction is executed to store data in the command register, interrupts are not acknowledged. This is because it is assumed that steps <3> and <4> above are performed by successive store instructions. If another instruction is placed between <3> and <4>, and if an interrupt is acknowledged by that instruction, the above sequence may not be established, causing malfunction. - 2. Although dummy data is written to the PRCMD register, use the same general-purpose register used to set the special register (<4> in Example) to write data to the PRCMD register (<3> in Example). The same applies when a general-purpose register is used for addressing. # (2) Command register (PRCMD) The PRCMD register is an 8-bit register that protects the registers that may seriously affect the application system from being written, so that the system does not inadvertently stop due to a program hang-up. The first write access to a special register is valid after data has been written in advance to the PRCMD register. In this way, the value of the special register can be rewritten only in a specific sequence, so as to protect the register from an illegal write access. The PRCMD register is write-only, in 8-bit units (undefined data is read when this register is read). | After rese | et: Undefine | ed W | Address | s: FFFFF1F | -CH | | | | |------------|--------------|------|---------|------------|------|------|------|------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PRCMD | REG7 | REG6 | REG5 | REG4 | REG3 | REG2 | REG1 | REG0 | | | | | | | | | | | ## (3) System status register (SYS) Status flags that indicate the operation status of the overall system are allocated to this register. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. The PRERR flag operates under the following conditions. #### (a) Set condition (PRERR flag = 1) - (i) When data is written to a special register without writing anything to the PRCMD register (when <4> is executed without executing <3> in 3.4.7 (1) Setting data to special registers) - (ii) When data is written to an on-chip peripheral I/O register other than a special register (including execution of a bit manipulation instruction) after writing data to the PRCMD register (if <4> in 3.4.7 (1) Setting data to special registers is not the setting of a special register) **Remark** Even if an on-chip peripheral I/O register is read (except by a bit manipulation instruction) between an operation to write the PRCMD register and an operation to write a special register, the PRERR flag is not set, and the set data can be written to the special register. ## (b) Clear condition (PRERR flag = 0) - (i) When 0 is written to the PRERR flag - (ii) When the system is reset - Cautions 1. If 0 is written to the PRERR bit of the SYS register, which is not a special register, immediately after a write access to the PRCMD register, the PRERR bit is cleared to 0 (the write access takes precedence). - 2. If data is written to the PRCMD register, which is not a special register, immediately after a write access to the PRCMD register, the PRERR bit is set to 1. #### Cautions 3.4.8 ## (1) Registers to be set first Be sure to set the following registers first when using the V850ES/JF3-L. - System wait control register (VSWC) - On-chip debug mode register (OCDM) - Watchdog timer mode register 2 (WDTM2) After setting the VSWC, OCDM, and WDTM2 registers, set the other registers as necessary. When using the external bus, set each pin to the alternate-function bus control pin mode by using the port-related registers after setting the above registers. ## (a) System wait control register (VSWC) The VSWC register controls wait of bus access to the on-chip peripheral I/O registers. Three clocks are required to access an on-chip peripheral I/O register (without a wait cycle). The V850ES/JF3-L requires wait cycles according to the operating frequency. Set the following value to the VSWC register in accordance with the frequency used. The VSWC register can be read or written in 8-bit units (address: FFFFF06EH, default value: 77H). | Operating Frequency (fclk) | Set Value of VSWC | Number of Waits | | | |----------------------------|-------------------|-----------------|--|--| | 32 kHz ≤ fcLκ < 16.6 MHz | 00H | 0 (no waits) | | | | 16.6 MHz ≤ fclk ≤ 20 MHz | 01H | 1 | | | ## (b) On-chip debug mode register (OCDM) For details, see CHAPTER 29 ON-CHIP DEBUG FUNCTION. # (c) Watchdog timer mode register 2 (WDTM2) The WDTM2 register sets the overflow time and the operation clock of watchdog timer 2. Watchdog timer 2 automatically starts in the reset mode after reset is released. Write the WDTM2 register to activate this operation. For details, see CHAPTER 11 FUNCTIONS OF WATCHDOG TIMER 2. #### (2) Accessing specific on-chip peripheral I/O registers This product has two types of internal system buses. One is a CPU bus and the other is a peripheral bus that interfaces with low-speed peripheral hardware. The clock of the CPU bus and the clock of the peripheral bus are asynchronous. If an access to the CPU and an access to the peripheral hardware conflict, therefore, unexpected illegal data may be transferred. If there is a possibility of a conflict, the number of cycles for accessing the CPU changes when the peripheral hardware is accessed, so that correct data is transferred. As a result, the CPU does not start processing of the next instruction but enters the wait status. If this wait status occurs, the number of clocks required to execute an instruction increases by the number of wait clocks shown below. This must be taken into consideration if real-time processing is required. When specific on-chip peripheral I/O registers are accessed, more wait states may be required in addition to the wait states set by the VSWC register. The access conditions and how to calculate the number of wait states to be inserted (number of CPU clocks) at this time are shown below. | Peripheral Function | Register Name | Access | k | | |----------------------------------------|----------------------|------------------------------|------------------------------------------------------------------------|--| | 16-bit timer/event counter P (TMP) | TPnCNT | Read | 1 or 2 | | | (n = 0 to 2, 5) | TPnCCR0, TPnCCR1 | Write | <ul><li>1st access: No wait</li><li>Continuous write: 3 or 4</li></ul> | | | | | Read | 1 or 2 | | | 16-bit timer/event counter Q (TMQ) | TQ0CNT | Read | 1 or 2 | | | | TQ0CCR0 to TQ0CCR3 | Write | <ul><li>1st access: No wait</li><li>Continuous write: 3 or 4</li></ul> | | | | | Read | 1 or 2 | | | Watchdog timer 2 (WDT2) | WDTM2 | Write (when WDT2 operating) | 3 | | | Real-time output function (RTO) | RTBL0, RTBH0 | Write (RTPC0.RTPOE0 bit = 0) | 1 | | | A/D converter | ADA0M0 | Read | 1 or 2 | | | | ADA0CR0 to ADA0CR7 | Read | 1 or 2 | | | | ADA0CR0H to ADA0CR7H | Read | 1 or 2 | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | IICS0, IICS1 | Read | 1 | | | CRC | CRCD | Write | 1 | | Number of clocks necessary for access = $3 + i + j + (2 + j) \times k$ Caution Accessing the above registers is prohibited in the following statuses. If a wait cycle is generated, it can only be cleared by a reset. - . When the CPU operates with the subclock and the main clock oscillation is stopped - . When the CPU operates with the internal oscillation clock Remark i: Values (0) of higher 4 bits of VSWC register j: Values (0 or 1) of lower 4 bits of VSWC register #### (3) Restriction on conflict between sld instruction and interrupt request ### (a) Description If a conflict occurs between the decode operation of an instruction in <2> immediately before the sld instruction following an instruction in <1> and an interrupt request before the instruction in <1> is complete, the execution result of the instruction in <1> may not be stored in a register. #### Instruction <1> Id instruction: Id.b, Id.h, Id.w, Id.bu, Id.hu Id.b, Id.h, Id.w, Id.bu, Id.hu Id.b, Id.h, Id.w, Id.bu, Id.hu • Multiplication instruction: mul, mulh, mulhi, mulu #### Instruction <2> | mov reg1, reg2 | not reg1, reg2 | satsubr reg1, reg2 | satsub reg1, reg2 | |-------------------|-------------------|--------------------|-------------------| | satadd reg1, reg2 | satadd imm5, reg2 | or reg1, reg2 | xor reg1, reg2 | | and reg1, reg2 | tst reg1, reg2 | subr reg1, reg2 | sub reg1, reg2 | | add reg1, reg2 | add imm5, reg2 | cmp reg1, reg2 | cmp imm5, reg2 | | mulh reg1, reg2 | shr imm5, reg2 | sar imm5, reg2 | shl imm5, reg2 | #### <Example> | <i>&gt;</i> | ld.w | [r11], r10 | If the decode operation of the mov instruction <ii> immediately before the sld</ii> | |-------------|------|------------|---------------------------------------------------------------------------------------------------| | | | • | instruction <iii> and an interrupt request conflict before execution of the ld instruction</iii> | | | | • | <i> is complete, the execution result of instruction <i> may not be stored in a register.</i></i> | | <ii></ii> | mov | r10, r28 | | # (b) Countermeasure <iii> sld.w 0x28, r10 #### <1> When compiler (CA850) is used Use CA850 Ver. 2.61 or later because generation of the corresponding instruction sequence can be automatically suppressed. ### <2> For assembler When executing the sld instruction immediately after instruction <ii>, avoid the above operation using either of the following methods. - Insert a nop instruction immediately before the sld instruction. - Do not use the same register as the sld instruction destination register in the above instruction <ii>executed immediately before the sld instruction. #### **CHAPTER 4 PORT FUNCTIONS** #### 4.1 Features - O I/O ports: 66 - 5 V tolerant/N-ch open-drain output selectable: 25 (ports 0, 3 to 5, 9 (P90, P91, P96)) - O Input/output specifiable in 1-bit units # 4.2 Basic Port Configuration The V850ES/JF3-L features a total of 66 I/O ports consisting of ports 0, 1, 3 to 5, 7, 9, CM, CT, DH, and DL. The port configuration is shown below. P02 P90 P91 Port 0 P96 P06 Port 9 P99 Port 1 P10 P913 P30 P915 PCM0 P35 Port CM Port 3 P38 РСМ3 P39 PCT0 P40 PCT1 Port 4 Port CT PCT4 P42 PCT6 P50 PDH0 P55 Port DH PDH1 P70 PDL0 Port DL P77 PDL15 Caution Ports 0, 3 to 5, and 9 (P90, P91, P96) are 5 V tolerant. Figure 4-1. Port Configuration Diagram Table 4-1. I/O Buffer Power Supplies for Pins | Power Supply | Corresponding Pins | |--------------------|-------------------------------------------| | AV <sub>REF0</sub> | Port 7 | | AV <sub>REF1</sub> | Port 1 | | EV <sub>DD</sub> | RESET, ports 0, 3 to 5, 9, CM, CT, DH, DL | # 4.3 Port Configuration **Table 4-2. Port Configuration** | Item | Configuration | |------------------|-----------------------------------------------------------------------| | Control register | Port n mode register (PMn: n = 0, 1, 3 to 5, 7, 9, CM, CT, DH, DL) | | | Port n mode control register (PMCn: n = 0, 3 to 5, 9, CM, CT, DH, DL) | | | Port n function control register (PFCn: n = 0, 3 to 5, 9) | | | Port n function control expansion register (PFCEn: n = 3, 5, 9) | | | Port n function register (PFn: n = 0, 3 to 5, 9) | | Ports | I/O: 66 | ### (1) Port n register (Pn) Data is input from or output to an external device by writing or reading the Pn register. The Pn register consists of a port latch that holds output data, and a circuit that reads the status of pins. Each bit of the Pn register corresponds to one pin of port n, and can be read or written in 1-bit units. Data is written to or read from the Pn register as follows, regardless of the setting of the PMCn register. Table 4-3. Writing/Reading Pn Register | Setting of PMn Register | Writing to Pn Register | Reading from Pn Register | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | Output mode<br>(PMnm = 0) | Data is written to the output latch <sup>Note</sup> . In the port mode (PMCn = 0), the contents of the output latch are output from the pins. | The value of the output latch is read. | | Input mode<br>(PMnm = 1) | Data is written to the output latch. The pin status is not affected <sup>Note</sup> . | The pin status is read. | Note The value written to the output latch is retained until a new value is written to the output latch. # (2) Port n mode register (PMn) The PMn register specifies the input or output mode of the corresponding port pin. Each bit of this register corresponds to one pin of port n, and the input or output mode can be specified in 1-bit units. # (3) Port n mode control register (PMCn) The PMCn register specifies the port mode or alternate function. Each bit of this register corresponds to one pin of port n, and the mode of the port can be specified in 1-bit units. | After reset: 00H R/W | | | | | | | | | | |----------------------|-------|-------------|-------------|-------------|-------------|------------|-------|-------|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PMCn | PMCn7 | PMCn6 | PMCn5 | PMCn4 | PMCn3 | PMCn2 | PMCn1 | PMCn0 | | | | | | | | | | | | | | | PMCnm | | | Specificati | on of opera | ation mode | | | | | | 0 | Port mode | ) | | | | | | | | | 1 | Alternate t | function ma | nde | | | | | | #### (4) Port n function control register (PFCn) The PFCn register specifies the alternate function of a port pin to be used if the pin has two alternate functions. Each bit of this register corresponds to one pin of port n, and the alternate function of a port pin can be specified in 1-bit units. #### (5) Port n function control expansion register (PFCEn) The PFCEn register specifies the alternate function of a port pin to be used if the pin has three or more alternate functions. Each bit of this register corresponds to one pin of port n, and the alternate function of a port pin can be specified in 1-bit units # (6) Port n function register (PFn) The PFn register specifies normal output or N-ch open-drain output. Each bit of this register corresponds to one pin of port n, and the output mode of the port pin can be specified in 1-bit units. | PFnm <sup>Note</sup> | Control of normal output/N-ch open-drain output | |----------------------|-------------------------------------------------| | 0 | Normal output (CMOS output) | | 1 | N-ch open-drain output | **Note** The PFnm bit of the PFn register is valid only when the PMnm bit of the PMn register is 0 (when the output mode is specified) in port mode (PMCnm bit = 0). When the PMnm bit is 1 (when the input mode is specified), the set value of the PFn register is invalid. #### (7) Port setting Set a port as illustrated below. Port mode Figure 4-2. Setting of Each Register and Pin Function **Remark** Set the alternate functions in the following sequence. - <1> Set the PFCn and PFCEn registers. - <2> Set the PFCn register. - <3> Set the INTRn or INTFn register (to specify an external interrupt pin). If the PMCn register is set first, an unintended function may be set while the PFCn and PFCEn registers are being set. #### 4.3.1 Port 0 Port 0 is a 5-bit port for which I/O settings can be controlled in 1-bit units. Port 0 includes the following alternate-function pins. Table 4-4. Port 0 Alternate-Function Pins | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|-------|--------------------------------------|------------| | P02 | 17 | NMI | Input | Selectable as N-ch open-drain output | L-1 | | P03 | 5 | INTP0/ADTRG | Input | | N-1 | | P04 | 6 | INTP1 | Input | | L-1 | | P05 | 18 | INTP2/DRST <sup>Note</sup> | Input | | AA-1 | | P06 | 7 | INTP3 | Input | | L-1 | Note The DRST pin is used for on-chip debugging. If on-chip debugging is not used, fix the P05/INTP2/DRST pin to low level between when the reset signal of the RESET pin is released and when the OCDM.OCDM0 bit is cleared (0). For details, see 4.6.3 Cautions on on-chip debug pins. Caution The P02 to P06 pins have hysteresis characteristics in the input mode of the alternate function, but do not have hysteresis characteristics in the port mode. # (1) Port 0 register (P0) | After res | set: 00H ( | output latch) | R/W | Address | : FFFFF4( | D0H | | | |-----------|------------|---------------|--------|-------------|---------------|------------|-----------|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P0 | 0 | P06 | P05 | P04 | P03 | P02 | 0 | 0 | | | | | | | | | | | | | P0n | | Output | data contro | ol (in output | t mode) (n | = 2 to 6) | | | | 0 | Outputs 0 | | | | | | | | | 1 | Outputs 1 | | · | | · | | · | # (2) Port 0 mode register (PM0) ### (3) Port 0 mode control register (PMC0) | After re | set: 00H | R/W | Address: F | FFFF440H | ł | | | | |----------|----------|-----------|------------|---------------|--------------|-------------|-----|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PMC0 | 0 | PMC06 | PMC05 | PMC04 | PMC03 | PMC02 | 0 | 0 | | | | I | | | (500 ) | | | | | | PMC06 | | Spe | ecification o | of P06 pin c | peration mo | ode | | | | 0 | I/O port | | | | | | | | | 1 | INTP3 inp | ut | | | | | | | | PMC05 | | Spe | ecification o | of P05 pin o | peration mo | ode | | | | 0 | I/O port | | | | | | | | | 1 | INTP2 inp | ut | | | | | | | | PMC04 | | Spe | ecification o | of P04 pin c | peration mo | ode | | | | 0 | I/O port | | | | | | | | | 1 | INTP1 inp | out | | | | | | | | PMC03 | | Spe | ecification o | of P03 pin c | peration mo | ode | | | | 0 | I/O port | | | | | | | | | 1 | INTP0 inp | ut/ADTRG | input | | | | | | | PMC02 | | Spe | ecification o | of P02 pin o | peration mo | ode | | | | 0 | I/O port | | | | | | | | | 1 | NMI input | | | | | | | Caution The P05/INTP2/ $\overline{DRST}$ pin becomes the $\overline{DRST}$ pin regardless of the value of the PMC05 bit when the OCDM.OCDM0 bit = 1. # (4) Port 0 function control register (PFC0) # (5) Port 0 function register (PF0) Caution When an output pin is pulled up at EVDD or higher, be sure to set the PF0n bit to 1. #### 4.3.2 Port 1 Port 1 is a 1-bit port for which I/O settings can be controlled in 1-bit units. Port 1 includes the following alternate-function pin. Table 4-5. Port 1 Alternate-Function Pin | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|--------|--------|------------| | P10 | 3 | ANO0 | Output | _ | A-2 | Caution When the power is turned on, the P10 pin may output an undefined level temporarily even during reset. # (1) Port 1 register (P1) Cautions 1. Do not read or write the P1 register during D/A conversion (see 14.4.3 Cautions). 2. Be sure to set bits 7 to 1 to "0". ### (2) Port 1 mode register (PM1) Cautions 1. When using P10 as the alternate function (ANO0 pin output), set the PM10 bit to 1. 2. Be sure to set bits 7 to 1 to "1". ### 4.3.3 Port 3 Port 3 is an 8-bit port for which I/O settings can be controlled in 1-bit units. Port 3 includes the following alternate-function pins. Table 4-6. Port 3 Alternate-Function Pins | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|--------|--------------------------------------|------------| | P30 | 22 | TXDA0 | Output | Selectable as N-ch open-drain output | E-2 | | P31 | 23 | RXDA0/INTP7 | Input | | N-4 | | P32 | 24 | ASCKA0/TIP00/TOP00 | I/O | | U-16 | | P33 | 25 | TIP01/TOP01 | I/O | | G-1 | | P34 | 26 | TIP10/TOP10 | I/O | | G-1 | | P35 | 27 | TIP11/TOP11 | I/O | | G-1 | | P38 | 28 | TXDA2/SDA00 | I/O | | G-12 | | P39 | 29 | RXDA2/SCL00 | I/O | | G-6 | Caution The P31 to P35, P38, and P39 pins have hysteresis characteristics in the input mode of the alternatefunction pin, but do not have the hysteresis characteristics in the port mode. #### (1) Port 3 register (P3) After reset: 0000H (output latch) R/W Address: P3 FFFFF406H, P3L FFFFF406H, P3H FFFFF407H 13 12 10 9 P3 (P3H) 0 0 0 0 0 0 P39 P38 6 5 4 3 2 1 0 (P3L) 0 0 P35 P34 P33 P32 P31 P30 | P3n | Output data control (in output mode) (n = 0 to 5, 8, 9) | |-----|---------------------------------------------------------| | 0 | Outputs 0 | | 1 | Outputs 1 | Caution Be sure to set bits 15 to 10, 7, and 6 to "0". Remarks 1. The P3 register can be read or written in 16-bit units. However, when using the higher 8 bits of the P3 register as the P3H register and the lower 8 bits as the P3L register, P3 can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the P3 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the P3H register. #### (2) Port 3 mode register (PM3) After reset: FFFFH R/W Address: PM3 FFFFF426H, PM3L FFFFF426H, PM3H FFFFF427H 15 14 13 12 10 8 11 PM3 (PM3H) PM39 PM38 1 1 1 1 1 1 5 4 3 2 6 0 1 (PM3L) 1 1 PM35 PM34 PM33 PM32 PM31 PM30 | PM3n | I/O mode control (n = 0 to 5, 8, 9) | |------|-------------------------------------| | 0 | Output mode | | 1 | Input mode | Caution Be sure to set bits 15 to 10, 7, and 6 to "1". Remarks 1. The PM3 register can be read or written in 16-bit units. However, when using the higher 8 bits of the PM3 register as the PM3H register and the lower 8 bits as the PM3L register, PM3 can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the PM3 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PM3H register. # (3) Port 3 mode control register (PMC3) | After res | After reset: 0000H | | Address | | FFF446H, | | FFFFF447I | Н | |--------------|--------------------|-----------------------------------------|-------------|---------------|--------------|------------|-----------|-------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PMC3 (PMC3H) | 0 | 0 | 0 | 0 | 0 | 0 | PMC39 | PMC38 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | (PMC3L) | 0 | 0 | PMC35 | PMC34 | PMC33 | PMC32 | PMC31 | PMC30 | | | | | | | | | | | | | PMC39 | | Spe | cification c | of P39 pin c | peration m | ode | | | | 0 | I/O port | | | | | | | | | 1 | RXDA2 in | put/SCL00 | I/O | | | | | | | PMC38 | | Spe | cification c | of P38 pin c | peration m | ode | | | | 0 | I/O port | | | | | | | | | 1 | TXDA2 ou | utput/SDA0 | 0 I/O | | | | | | | PMC35 | | Spe | ecification o | of P35 pin o | peration m | node | | | | 0 | I/O port | | | - | - | | | | | 1 | TIP11 input/TOP11 output | | | | | | | | | PMC34 | Specification of P34 pin operation mode | | | | | | | | | 0 | I/O port | | | | | | | | | 1 | TIP10 inp | ut/TOP10 d | output | | | | | | | PMC33 | | Spe | ecification o | of P33 pin o | peration m | node | | | | 0 | I/O port | | | | | | | | | 1 | TIP01 inp | ut/TOP01 | output | | | | | | | PMC32 | | Spe | ecification o | of P32 pin o | peration m | node | | | | 0 | I/O port | | | | | | | | | 1 | ASCKA0 | input/TIP00 | input/TOF | 00 output | | | | | | PMC31 | | Spe | ecification o | of P31 pin o | peration m | node | | | | 0 | I/O port | | | | | | | | | 1 | RXDA0 in | put/INTP7 | input | | | | | | | PMC30 | | Spe | ecification o | of P30 pin o | peration m | node | | | | 0 | I/O port | | | - | | | | | | 1 | TXDA0 ou | utput | | | | | | Caution Be sure to clear bits 15 to 10, 7, and 6 to "0". Remarks 1. The PMC3 register can be read or written in 16-bit units. However, when using the higher 8 bits of the PMC3 register as the PMC3H register and the lower 8 bits as the PMC3L register, PMC3 can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the PMC3 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PMC3H register. # (4) Port 3 function control register (PFC3) | After res | R/W | Address: | PFC3 FF | , | , PFC3L FF | FFF467H | | | |--------------|-----|----------|---------|-------|------------|---------|-------|-------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PFC3 (PFC3H) | 0 | 0 | 0 | 0 | 0 | 0 | PFC39 | PFC38 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | (PFC3L) | 0 | 0 | PFC35 | PFC34 | PFC33 | PFC32 | 0 | 0 | Caution Be sure to set bits 15 to 10, 7, 6, 1, and 0 to "0". - Remarks 1. For details of alternate function specification, see 4.3.3 (6) Port 3 alternate function specifications. - 2. The PFC3 register can be read or written in 16-bit units. However, when using the higher 8 bits of the PFC3 register as the PFC3H register and the lower 8 bits as the PFC3L register, PFC3 can be read or written in 8-bit and 1-bit units. - **3.** To read/write bits 8 to 15 of the PFC3 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PFC3H register. ### (5) Port 3 function control expansion register L (PFCE3L) | After res | set: 00H | R/W | Address: F | FFFF706H | | | | | |-----------|----------|-----|------------|----------|---|--------|---|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PFCE3L | 0 | 0 | 0 | 0 | 0 | PFCE32 | 0 | 0 | Remark For details of alternate function specification, see 4.3.3 (6) Port 3 alternate function specifications. # (6) Port 3 alternate function specifications | PFC39 | Specification of P39 pin alternate function | |-------|---------------------------------------------| | 0 | RXDA2 input | | 1 | SCL00 I/O | | PFC38 | Specification of P38 pin alternate function | |-------|---------------------------------------------| | 0 | TXDA2 output | | 1 | SDA00 I/O | | PFC35 | Specification of P35 pin alternate function | |-------|---------------------------------------------| | 0 | TIP11 input | | 1 | TOP11 output | | PFC34 | Specification of P34 pin alternate function | |-------|---------------------------------------------| | 0 | TIP10 input | | 1 | TOP10 output | | PFC33 | Specification of P33 pin alternate function | |-------|---------------------------------------------| | 0 | TIP01 input | | 1 | TOP01 output | | PFCE32 | PFC32 | Specification of P32 pin alternate function | |--------|-------|---------------------------------------------| | 0 | 0 | ASCKA0 input | | 0 | 1 | Setting prohibited | | 1 | 0 | TIP00 input | | 1 | 1 | TOP00 output | # (7) Port 3 function register (PF3) | After reset: 0000H | | R/W | Address | PF3 FFF | FFC66H,<br>FFFC66H, | PF3H FFFI | FFC67H | | |--------------------|----|-----|---------|---------|---------------------|-----------|--------|------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PF3 (PF3H) | 0 | 0 | 0 | 0 | 0 | 0 | PF39 | PF38 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | (PF3L) | 0 | 0 | PF35 | PF34 | PF33 | PF32 | PF31 | PF30 | | PF3n | Control of normal output or N-ch open-drain output (n = 0 to 5, 8, 9) | |------|-----------------------------------------------------------------------| | 0 | Normal output (CMOS output) | | 1 | N-ch open-drain output | - Cautions 1. When a pull-up resistor at EV<sub>DD</sub> or higher is connected to an output pin, be sure to set the PF3n bit to 1. - 2. Be sure to set bits 15 to 10, 7, and 6 to "0". - Remarks 1. The PF3 register can be read or written in 16-bit units.However, when using the higher 8 bits of the PF3 register as the PF3H register and the lower 8 bits as the PF3L register, PF3 can be read or written in 8-bit or 1-bit units. - 2. To read/write bits 8 to 15 of the PF3 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PF3H register. #### 4.3.4 Port 4 Port 4 is a 3-bit port that controls I/O in 1-bit units. Port 4 includes the following alternate-function pins. Table 4-7. Port 4 Alternate-Function Pins | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|-----|--------------------------------------|------------| | P40 | 19 | SIB0/SDA01 | I/O | Selectable as N-ch open-drain output | G-6 | | P41 | 20 | SOB0/SCL01 | I/O | | G-12 | | P42 | 21 | SCKB0 | I/O | | E-3 | Caution The P40 to P42 pins have hysteresis characteristics in the input mode of the alternate-function pin, but do not have the hysteresis characteristics in the port mode. # (1) Port 4 register (P4) # (2) Port 4 mode register (PM4) | After res | et: FFH | R/W | Address: | FFFFF428H | | | | | | |-----------|---------|----------|-------------------------------|-----------|---|------|------|------|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PM4 | 1 | 1 | 1 | 1 | 1 | PM42 | PM41 | PM40 | | | | | | | | | | | | | | | PM4n | | I/O mode control (n = 0 to 2) | | | | | | | | | 0 | Output r | node | • | | | | | | | | 1 | Input mo | ode | | | | | | | # (3) Port 4 mode control register (PMC4) | After rese | et: 00H | R/W | Address: F | FFFFF448H | | | | | |------------|-----------------------------------------------|-----------|--------------|----------------|---------|-------------|-------|-------| | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PMC4 | 0 | 0 | 0 | 0 | 0 | PMC42 | PMC41 | PMC40 | | Г | PMC42 | | Spe | ecification of | P42 pin | operation m | node | | | Ī | 0 | I/O port | - | | - | - | | | | | 1 | SCKB0 I/ | 0 | | | | | | | | PMC41 Specification of P41 pin operation mode | | | | | | | | | | 0 | I/O port | | | | | | | | | 1 | SOB0 out | tput/SCL01 | I/O | | | | | | | PMC40 | | Spe | ecification of | P40 pin | operation m | ode | | | | 0 | I/O port | | | | | | | | | 1 | SIB0 inpu | ıt/SDA01 I/0 | 0 | | | | | # (4) Port 4 function control register (PFC4) # (5) Port 4 function register (PF4) | After res | After reset: 00H | | Address: F | FFFFC68I | H | | | | |-----------|------------------|---|------------|----------|---|------|------|------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PF4 | 0 | 0 | 0 | 0 | 0 | PF42 | PF41 | PF40 | | | | | | | | | | | | PF4n | Control of normal output or N-ch open-drain output (n = 0 to 2) | |------|-----------------------------------------------------------------| | 0 | Normal output (CMOS output) | | 1 | N-ch open-drain output | Caution When a pull-up resistor at EV<sub>DD</sub> or higher is connected to an output pin, be sure to set the PF4n bit to 1. #### 4.3.5 Port 5 Port 5 is a 6-bit port that controls I/O in 1-bit units. Port 5 includes the following alternate-function pins. Table 4-8. Port 5 Alternate-Function Pins | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|------------------------------------------------|-----|--------------------------------------|------------| | P50 | 32 | TIQ01/KR0/TOQ01/RTP00 | I/O | Selectable as N-ch open-drain output | U-5 | | P51 | 33 | TIQ02/KR1/TOQ02/RTP01 | I/O | | U-5 | | P52 | 34 | TIQ03/KR2/TOQ03/RTP02/DDI <sup>Note</sup> | I/O | | U-6 | | P53 | 35 | SIB2/KR3/TIQ00/TOQ00/RTP03/DDO <sup>Note</sup> | I/O | | U-7 | | P54 | 36 | SOB2/KR4/RTP04/DCK <sup>Note</sup> | I/O | | U-8 | | P55 | 37 | SCKB2/KR5/RTP05/DMS <sup>Note</sup> | I/O | | U-9 | Note The DDI, DDO, DCK, and DMS pins are used for on-chip debugging. If on-chip debugging is not used, fix the P05/INTP2/DRST pin to low level between when the reset signal of the RESET pin is released and when the OCDM.OCDM0 bit is cleared (0). For details, see 4.6.3 Cautions on on-chip debug pins. - Cautions 1. When the power is turned on, the P53 pin may output undefined level temporarily even during reset. - 2. The P50 to P55 pins have hysteresis characteristics in the input mode of the alternate function, but do not have hysteresis characteristics in the port mode. #### (1) Port 5 register (P5) | 7 | set: 00H ( | output latch) | R/W | Address | : FFFFF40 | 0AH | | | |----|------------|---------------|--------|-------------|---------------|------------|-----------|-----| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P5 | 0 | 0 | P55 | P54 | P53 | P52 | P51 | P50 | | | | T | | | | | | | | | P5n | | Output | data contro | ol (in output | t mode) (n | = 0 to 5) | | | | 0 | Outputs 0 | | | | | | | | | | | | | | | | | # (2) Port 5 mode register (PM5) | After res | set: FFH | : FFH R/W Address: FFFFF42AH | | | | | | | | | |-----------|----------|------------------------------|-------------------------------|------|------|------|------|------|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PM5 | 1 | 1 | PM55 | PM54 | PM53 | PM52 | PM51 | PM50 | | | | | | | | | | | | | | | | | PM5n | | I/O mode control (n = 0 to 5) | | | | | | | | | | 0 | Output r | node | | | | | | | | | | 1 | Input mo | ode | | | | | | | | # (3) Port 5 mode control register (PMC5) | After re | set: 00H | R/W | Address: F | FFFF44AI | 4 | | | | | | | |----------|------------|-------------------------------------------------|-----------------------------------------|--------------|--------------|------------------|-----------|---|--|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PMC5 | 0 | 0 | 0 PMC55 PMC54 PMC53 PMC52 PMC51 PMC50 | | | | | | | | | | | PMC55 | Specification of P55 pin operation mode | | | | | | | | | | | | 0 I/O port | | | | | | | | | | | | | 1 | SCKB2 I | O/KR5 inpu | t/RTP05 o | utput | | | | | | | | | PMC54 | | Spe | cification o | of P54 pin o | peration m | node | | | | | | | 0 | I/O port | | | | | | | | | | | | 1 | SOB2 output/KR4 input/RTP04 output | | | | | | | | | | | | PMC53 | | Specification of P53 pin operation mode | | | | | | | | | | | 0 | I/O port | | | | | | | | | | | | 1 | SIB2 inpu | ut/KR3 input | /TIQ00 inp | out/TOQ00 | output/RTF | 03 output | | | | | | | PMC52 | | Spe | cification o | of P52 pin o | n operation mode | | | | | | | | 0 | I/O port | | | | | | | | | | | | 1 | TIQ03 input/KR2 input/TOQ03 output/RTP02 output | | | | | | | | | | | | PMC51 | | Spe | cification o | of P51 pin o | peration m | node | | | | | | | 0 | I/O port | | | | | | | | | | | | 1 | TIQ02 in | out/KR1 inp | ut/TOQ02 | output/RTP | 01 output | | | | | | | | PMC50 | | Spe | cification o | of P50 pin o | peration m | node | | | | | | | 0 | I/O port | | | | | | | | | | | | 1 | TIQ01 in | out/KR0 inp | ut/TOQ01 | output/RTP | 00 output | | | | | | # (4) Port 5 function control register (PFC5) Remark For details of alternate function specification, see 4.3.5 (6) Port 5 alternate function specifications. # (5) Port 5 function control expansion register (PFCE5) Remark For details of alternate function specification, see 4.3.5 (6) Port 5 alternate function specifications. ### (6) Port 5 alternate function specifications | PFCE55 | PFC55 | Specification of P55 pin alternate function | |--------|-------|---------------------------------------------| | 0 | 0 | SCKB2 I/O | | 0 | 1 | KR5 input | | 1 | 0 | Setting prohibited | | 1 | 1 | RTP05 output | | PFCE54 | PFC54 | Specification of P54 pin alternate function | | |--------|-------|---------------------------------------------|--| | 0 | 0 | OB2 output | | | 0 | 1 | KR4 input | | | 1 | 0 | Setting prohibited | | | 1 | 1 | RTP04 output | | | PFCE53 | PFC53 | Specification of P53 pin alternate function | | |--------|-------|---------------------------------------------|--| | 0 | 0 | IB2 input | | | 0 | 1 | ΓΙQ00 input/KR3 <sup>Note</sup> input | | | 1 | 0 | TOQ00 output | | | 1 | 1 | RTP03 output | | | PFCE52 | PFC52 | Specification of P52 pin alternate function | | |--------|-------|---------------------------------------------|--| | 0 | 0 | ting prohibited | | | 0 | 1 | Q03 input/KR2 <sup>Note</sup> input | | | 1 | 0 | OQ03 input | | | 1 | 1 | RTP02 output | | | PFCE51 | PFC51 | Specification of P51 pin alternate function | | |--------|-------|---------------------------------------------|--| | 0 | 0 | Setting prohibited | | | 0 | 1 | Q02 input/KR1 <sup>Note</sup> input | | | 1 | 0 | OQ02 output | | | 1 | 1 | RTP01 output | | | PFCE50 | PFC50 | Specification of P50 pin alternate function | | |--------|-------|---------------------------------------------|--| | 0 | 0 | etting prohibited | | | 0 | 1 | TIQ01 input/KR0 <sup>Note</sup> input | | | 1 | 0 | TOQ01 output | | | 1 | 1 | RTP00 output | | **Note** KRn and TIQ0m are alternate functions. When using the pin as the TIQ0m pin, disable KRn pin key return detection, which is the alternate function. (Clear the KRM.KRMn bit to 0.) Also, when using the pin as the KRn pin, disable TIQ0m pin edge detection, which is the alternate function (n = 0 to 3, m = 0 to 3). | Pin Name | Use as TIQ0m Pin | Use as KRn Pin | |-----------|------------------|---------------------------------------------| | KR0/TIQ01 | KRM.KRM0 bit = 0 | TQ0IOC1. TQ0TIG2, TQ0IOC1. TQ0TIG3 bits = 0 | | KR1/TIQ02 | KRM.KRM1 bit = 0 | TQ0IOC1.TQ0TIG4, TQ0IOC1.TQ0TIG5 bits = 0 | | KR2/TIQ03 | KRM.KRM2 bit = 0 | TQ0IOC1.TQ0TIG6, TQ0IOC1.TQ0TIG7 bits = 0 | | KR3/TIQ00 | KRM.KRM3 bit = 0 | TQ0IOC1.TQ0TIG0, TQ0IOC1.TQ0TIG1 bits = 0 | | | | TQ0IOC2.TQ0EES0, TQ0IOC2.TQ0EES1 bits = 0 | | | | TQ0IOC2.TQ0ETS0, TQ0IOC2.TQ0ETS1 bits = 0 | # (7) Port 5 function register (PF5) After reset: 00H R/W Address: FFFFC6AH 7 6 5 4 3 2 1 0 PF5 0 0 PF55 PF54 PF53 PF52 PF51 PF50 | PF5n Control of normal output or N-ch open-drain output (n = 0 to 5) | | Control of normal output or N-ch open-drain output (n = 0 to 5) | | |----------------------------------------------------------------------|---|-----------------------------------------------------------------|--| | | 0 | 0 Normal output (CMOS output) | | | 1 N-ch open-drain output | | N-ch open-drain output | | Caution When an output pin is pulled up at EVDD or higher, be sure to set the PF5n bit to 1. #### 4.3.6 Port 7 Port 7 is a 8-bit port for which I/O settings can be controlled in 1-bit units. Port 7 includes the following alternate-function pins. Table 4-9. Port 7 Alternate-Function Pins | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|-------|--------|------------| | P70 | 80 | ANI0 | Input | _ | A-1 | | P71 | 79 | ANI1 | Input | | A-1 | | P72 | 78 | ANI2 | Input | | A-1 | | P73 | 77 | ANI3 | Input | | A-1 | | P74 | 76 | ANI4 | Input | | A-1 | | P75 | 75 | ANI5 | Input | | A-1 | | P76 | 74 | ANI6 | Input | | A-1 | | P77 | 73 | ANI7 | Input | | A-1 | ### (1) Port 7 register L (P7L) | P7n | Output data control (in output mode) (n = 0 to 7) | |-----|---------------------------------------------------| | 0 | Outputs 0 | | 1 | Outputs 1 | Caution Do not read or write the P7L register during A/D conversion (see 13.6 (4) Alternate I/O). # (2) Port 7 mode register L (PM7L) | | PM7n | I/O mode control (n = 0 to 7) | |---|------|-------------------------------| | | 0 | Output mode | | ĺ | 1 | Input mode | Caution When using the P7n pin as its alternate function (ANIn pin), set the PM7n bit to 1. #### 4.3.7 Port 9 Port 9 is a 16-bit port for which I/O settings can be controlled in 1-bit units. Port 9 includes the following alternate-function pins. Table 4-10. Port 9 Alternate-Function Pins | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|--------|--------------------------------------|------------| | P90 | 38 | KR6/TXDA1 | I/O | Selectable as N-ch open-drain output | U-17 | | P91 | 39 | KR7/RXDA1 | I/O | | U-18 | | P96 | 40 | TIP21/TOP21 | I/O | | U-19 | | P97 | 41 | SIB1/TIP20/TOP20 | I/O | | U-20 | | P98 | 42 | SOB1 | Output | | G-3 | | P99 | 43 | SCKB1 | I/O | | G-5 | | P913 | 44 | INTP4 | Input | | N-2 | | P914 | 45 | INTP5/TIP51/TOP51 | I/O | | U-15 | | P915 | 46 | INTP6/TIP50/TOP50 | I/O | | U-15 | Caution The P90, P91, P96, P99, and P913 to P915 pins have hysteresis characteristics in the input mode of the alternate-function pin, but do not have the hysteresis characteristics in the port mode. ### (1) Port 9 register (P9) Address: P9 FFFFF412H, After reset: 0000H (output latch) R/W P9L FFFFF412H, P9H FFFFF413H 15 14 13 12 10 P9 (P9H) P915 P914 P913 0 0 0 P99 P98 6 5 2 0 (P9L) P97 P96 0 0 0 P91 0 P90 P9n Output data control (in output mode) (n = 0, 1, 6 to 9, 13 to 15) 0 Outputs 0 1 Outputs 1 Caution Be sure to set bits 12 to 10 and 5 to 2 to "0". Remarks 1. The P9 register can be read or written in 16-bit units. However, when using the higher 8 bits of the P9 register as the P9H register and the lower 8 bits as the P9L register, P9 can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the P9 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the P9H register. # (2) Port 9 mode register (PM9) R/W Address: PM9 FFFFF432H, After reset: FFFFH PM9L FFFFF432H, PM9H FFFFF433H 15 14 13 11 PM9 (PM9H) PM915 PM914 PM913 PM99 PM98 6 0 (PM9L) PM97 1 PM91 PM90 PM96 | PM9n | I/O mode control (n = 0, 1, 6 to 9, 13 to 15) | |------|-----------------------------------------------| | 0 | Output mode | | 1 | Input mode | Caution Be sure to set bits 12 to 10 and 5 to 2 to "1". - Remarks 1. The PM9 register can be read or written in 16-bit units. However, when using the higher 8 bits of the PM9 register as the PM9H register and the lower 8 bits as the PM9L register, PM9 can be read or written in 8-bit and 1-bit units. - 2. To read/write bits 8 to 15 of the PM9 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PM9H register. # (3) Port 9 mode control register (PMC9) | After res | set: 0000H | R/W | Address: | | FFFF452H | | FFFFF453 | Н | |--------------|--------------------------|------------------------------------------|-------------|---------------|--------------|------------|----------|-------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PMC9 (PMC9H) | PMC915 | PMC914 | PMC913 | 0 | 0 | 0 | PMC99 | PMC98 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | (PMC9L) | PMC97 | PMC96 | 0 | 0 | 0 | 0 | PMC91 | PMC90 | | | | | | | | | | | | | PMC915 | Specification of P915 pin operation mode | | | | | | | | | 0 | I/O port | | | | | | | | | 1 | INTP6 inp | ut/TIP50 in | put/TOP50 | ) output | | | | | | PMC914 | | Spec | cification of | f P914 pin | operation | mode | | | | 0 | I/O port | | | | | | | | | 1 | INTP5 inp | ut/TIP51 in | put/TOP51 | output | | | | | | PMC913 | | Spec | cification of | f P913 pin | operation | mode | | | | 0 | I/O port | | | | | | | | | 1 | INTP4 input | | | | | | | | | PMC99 | | Spe | cification c | of P99 pin o | peration r | node | | | | 0 | I/O port | | | | | | | | | 1 | SCKB1 I/C | ) | | | | | | | | PMC98 | | Spe | cification c | of P98 pin o | peration r | node | | | | 0 | I/O port | | | | | | | | | 1 | SOB1 outp | out | | | | | | | | PMC97 | | Spe | cification c | of P97 pin o | peration r | node | | | | 0 | I/O port | | | | | | | | | 1 | SIB1 input/TIP20 input/TOP20 output | | | | | | | | | PMC96 | | Spe | cification c | of P96 pin o | peration r | node | | | | 0 | I/O port | | | | | | | | | 1 | TIP21 inpu | ıt/TOP21 o | utput | | | | | | | PMC91 | | Spe | cification o | of P91 pin o | peration r | node | | | | 0 | I/O port | | | | | | | | | 1 | KR7 input | /RXDA1 inp | out | | | | | | | PMC90 | | Spe | cification o | of P90 pin o | peration r | node | | | | 0 | I/O port | | | | | | | | | 1 KR6 input/TXDA1 output | | | | | | | | Caution Be sure to set bits 12 to 10 and 5 to 2 to "0". Remarks 1. The PMC9 register can be read or written in 16-bit units. However, when using the higher 8 bits of the PMC9 register as the PMC9H register and the lower 8 bits as the PMC9L register, PMC9 can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the PMC9 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PMC9H register. #### (4) Port 9 function control register (PFC9) After reset: 0000H R/W Address: PFC9 FFFF472H, PFC9L FFFFF472H, PFC9H FFFFF473H 14 9 8 15 13 11 10 PFC9 (PFC9H) PFC915 PFC914 PFC913 PFC99 PFC98 3 2 0 (PFC9L) PFC97 PFC96 0 0 0 0 PFC91 PFC90 Caution Be sure to set bits 12 to 10 and 5 to 2 to "0". - Remarks 1. For details of alternate function specification, see 4.3.7 (6) Port 9 alternate function specifications. - 2. The PFC9 register can be read or written in 16-bit units. However, when using the higher 8 bits of the PFC9 register as the PFC9H register and the lower 8 bits as the PFC9L register, PFC9 can be read or written in 8-bit or 1-bit units. - **3.** To read/write bits 8 to 15 of the PFC9 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PFC9H register. ### (5) Port 9 function control expansion register (PFCE9) After reset: 0000H R/W Address: PFCE9 FFFF712H, PFCE9L FFFFF712H, PFCE9H FFFFF713H 8 15 14 13 12 11 10 PFCE9 (PFCE9H) PFCE915 PFCE914 0 0 0 0 0 0 2 0 (PFCE9L) PFCE97 PFCE96 0 0 PFCE91 PFCE90 Caution Be sure to set bits 13 to 8 and 5 to 2 to "0". - Remarks 1. For details of alternate function specification, see 4.3.7 (6) Port 9 alternate function specifications. - 2. The PFCE9 register can be read or written in 16-bit units. However, when using the higher 8 bits of the PFCE9 register as the PFCE9H register and the lower 8 bits as the PFCE9L register, PFCE9 can be read or written in 8-bit or 1-bit units. - **3.** To read/write bits 8 to 15 of the PFCE9 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PFCE9H register. # (6) Port 9 alternate function specifications Caution When port 9 is specified as an alternate function by the PMC9.PMC9n bit with the PFC9 and PFCE9 registers maintaining the initial value, the output becomes undefined. Therefore, to specify port 9 as an alternate function, set the PFC9n or PFCE9m bit to 1 first and then set the PMC9n bit to 1 (n = 0, 1, 6 to 9, 13 to 15, m = 0, 1, 6, 7, 14, 15). | PFCE915 | PFC915 | Specification of P915 pin alternate function | |---------|--------|----------------------------------------------| | 0 | 0 | Setting prohibited | | 0 | 1 | INTP6 input | | 1 | 0 | TIP50 input | | 1 | 1 | TOP50 output | | PFCE914 | PFC914 | Specification of P914 pin alternate function | |---------|--------|----------------------------------------------| | 0 | 0 | Setting prohibited | | 0 | 1 | INTP5 input | | 1 | 0 | TIP51 input | | 1 | 1 | TOP51 output | | PFC913 | Specification of P913 pin alternate function | |--------|----------------------------------------------| | 1 | INTP4 input | | PFC99 | Specification of P99 pin alternate function | |-------|---------------------------------------------| | 1 - | SCKB1 I/O | | PFC98 | Specification of P98 pin alternate function | |-------|---------------------------------------------| | 1 | SOB1 output | | PFCE97 | PFC97 | Specification of P97 pin alternate function | |--------|-------|---------------------------------------------| | 0 | 0 | Setting prohibited | | 0 | 1 | SIB1 input | | 1 | 0 | TIP20 input | | 1 | 1 | TOP20 output | | PFCE96 | PFC96 | Specification of P96 pin alternate function | |--------|-------|---------------------------------------------| | 0 | 0 | Setting prohibited | | 0 | 1 | Setting prohibited | | 1 | 0 | TIP21 input | | 1 | 1 | TOP21 output | | PFCE91 | PFC91 | Specification of P91 pin alternate function | |--------|-------|---------------------------------------------| | 0 | 0 | Setting prohibited | | 0 | 1 | KR7 input | | 1 | 0 | RXDA1 input/KR7 input <sup>Note</sup> | | 1 | 1 | Setting prohibited | | PFCE90 | PFC90 | Specification of P90 pin alternate function | |--------|-------|---------------------------------------------| | 0 | 0 | Setting prohibited | | 0 | 1 | KR6 input | | 1 | 0 | TXDA1 output | | 1 | 1 | Setting prohibited | Note The RXDA1 and KR7 pins must not be used at the same time. When using the RXDA1 pin, do not use the KR7 pin. When using the KR7 pin, do not use the RXDA1 pin (it is recommended to set the PFC91 bit to 1 and clear the PFCE91 bit to 0). ### (7) Port 9 function register (PF9) After reset: 0000H R/W Address: PF3 FFFFC72H, PF9L FFFFC72H, PF9H FFFFC73H 15 14 13 11 10 9 8 PF9 (PF9H) PF915 PF914 PF913 PF99 PF98 0 0 0 0 (PF9L) PF97 PF96 0 0 PF91 PF90 0 0 | PF9n | Control of normal output or N-ch open-drain output (n = 0, 1, 6 to 9, 13 to 15) | |------|---------------------------------------------------------------------------------| | 0 | Normal output (CMOS output) | | 1 | N-ch open-drain output | Cautions 1. When a pull-up resistor at EVDD or higher is connected to output pins P90, P91 and P96, be sure to set the PF9n bit to 1. > Pull up output pins P97 to P99 and P913 to P915 at the same potential as EVDD, even when they are used as N-ch open-drain output pins. 2. Be sure to set bits 12 to 10 and 5 to 2 to "0". Remarks 1. The PF9 register can be read or written in 16-bit units. However, when using the higher 8 bits of the PF9 register as the PF9H register and the lower 8 bits as the PF9L register, PF9 can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the PF9 register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PF9H register. #### 4.3.8 Port CM Port CM is a 4-bit port for which I/O settings can be controlled in 1-bit units. Port CM includes the following alternate-function pins. **Table 4-11. Port CM Alternate-Function Pins** | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|--------|--------|------------| | PCM0 | 47 | WAIT | Input | - | D-1 | | PCM1 | 48 | CLKOUT | Output | | D-2 | | PCM2 | 49 | HLDAK | Output | | D-2 | | РСМ3 | 50 | HLDRQ | Input | | D-1 | ### (1) Port CM register (PCM) # (2) Port CM mode register (PMCM) # (3) Port CM mode control register (PMCCM) | After re | eset: 00H | R/W | Address: | FFFFF040 | CH | | | | |----------|-----------|----------|----------|------------|-------------|---------------|--------|--------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PMCCM | 0 | 0 | 0 | 0 | РМССМЗ | PMCCM2 | PMCCM1 | PMCCM0 | | | РМССМ3 | | Spe | cification | of PCM3 pir | operation r | node | | | | 0 | I/O port | <u> </u> | | · | <u> </u> | | | | | 1 | HLDRQ i | nput | | | | | | | | PMCCM2 | | Spe | cification | of PCM2 pir | n operation r | node | | | | 0 | I/O port | | | | | | | | | 1 | HLDAK o | utput | | | | | | | | PMCCM1 | | Spe | cification | of PCM1 pir | operation r | node | | | | 0 | I/O port | | | | | | | | | 1 | CLKOUT | output | | | | | | | | РМССМ0 | | Spe | cification | of PCM0 pir | operation r | node | | | | 0 | I/O port | | | | | | | | | 1 | WAIT inp | ut | | | | | | #### 4.3.9 Port CT Port CT is a 4-bit port for which I/O settings can be controlled in 1-bit units. Port CT includes the following alternate-function pins. **Table 4-12. Port CT Alternate-Function Pins** | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|--------|--------|------------| | PCT0 | 51 | WR0 | Output | - | D-2 | | PCT1 | 52 | WR1 | Output | | D-2 | | PCT4 | 53 | RD | Output | | D-2 | | PCT6 | 54 | ASTB | Output | | D-2 | # (1) Port CT register (PCT) # (2) Port CT mode register (PMCT) | After res | set: FFH | R/W | Address: | FFFFF02AH | | | | | |-----------|----------|-----------|----------|------------|-------------|--------------|-------|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PMCT | 1 | PMCT6 | 1 | PMCT4 | 1 | 1 | PMCT1 | РМСТ0 | | | | | | | | | | | | | PMCTn | | | I/O mode c | ontrol (n = | = 0, 1, 4, 6 | ) | | | | 0 | Output mo | ode | | | | | | | | | | е | | | | | | # (3) Port CT mode control register (PMCCT) | After re | eset: 00H | R/W A | ddress: | FFFFF04AH | | | | | |----------|-----------|------------|---------|------------------|----------|-----------|--------|--------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PMCCT | 0 | РМССТ6 | 0 | PMCCT4 | 0 | 0 | PMCCT1 | РМССТ0 | | | PMOOTO | | 0:- | :6: 1: 6 F | OT0 :::: | | | | | | PMCCT6 | | Sp | ecification of F | C 16 pin | operation | n moae | | | | 0 | I/O port | | | | | | | | | 1 | ASTB outpo | ut | | | | | | | | PMCCT4 | | Sp | ecification of F | CT4 pin | operation | n mode | | | | 0 | I/O port | | | | | | | | | 1 | RD output | | | | | | | | | PMCCT1 | | Sp | ecification of F | CT1 pin | operation | n mode | | | | 0 | I/O port | | | | | | | | | 1 | WR1 outpu | t | | | | | | | | РМССТ0 | | Sp | ecification of F | CT0 pin | operation | n mode | | | | 0 | I/O port | | | | | | | | | 1 | WR0 outpu | t | | | | | | #### 4.3.10 Port DH Port DH is a 2-bit port for which I/O settings can be controlled in 1-bit units. Port DH includes the following alternate-function pins. **Table 4-13. Port DH Alternate-Function Pins** | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|--------|--------|------------| | PDH0 | 71 | A16 | Output | _ | D-2 | | PDH1 | 72 | A17 | Output | | D-2 | ### (1) Port DH register (PDH) | PDHn | Output data control (in output mode) (n = 0, 1) | |------|-------------------------------------------------| | 0 | Outputs 0 | | 1 | Outputs 1 | Caution Be sure to set bits 7 to 2 to "0". ### (2) Port DH mode register (PMDH) Caution Be sure to set bits 7 to 2 to "1". 1 Input mode ## (3) Port DH mode control register (PMCDH) #### 4.3.11 Port DL Port DL is a 16-bit port for which I/O settings can be controlled in 1-bit units. Port DL includes the following alternate-function pins. Table 4-14. Port DL Alternate-Function Pins | Pin Name | Pin No. | Alternate-Function Pin Name | I/O | Remark | Block Type | |----------|---------|-----------------------------|-----|--------|------------| | PDL0 | 55 | AD0 | I/O | _ | D-3 | | PDL1 | 56 | AD1 | I/O | | D-3 | | PDL2 | 57 | AD2 | I/O | | D-3 | | PDL3 | 58 | AD3 | I/O | | D-3 | | PDL4 | 59 | AD4 | I/O | | D-3 | | PDL5 | 60 | AD5/FLMD1 <sup>Note</sup> | I/O | | D-3 | | PDL6 | 61 | AD6 | I/O | | D-3 | | PDL7 | 62 | AD7 | I/O | | D-3 | | PDL8 | 63 | AD8 | I/O | | D-3 | | PDL9 | 64 | AD9 | I/O | | D-3 | | PDL10 | 65 | AD10 | I/O | | D-3 | | PDL11 | 66 | AD11 | I/O | | D-3 | | PDL12 | 67 | AD12 | I/O | | D-3 | | PDL13 | 68 | AD13 | I/O | | D-3 | | PDL14 | 69 | AD14 | I/O | | D-3 | | PDL15 | 70 | AD15 | I/O | | D-3 | **Note** Since this pin is set in the flash memory programming mode, it does not need to be manipulated with the port control register. For details, see **CHAPTER 28 FLASH MEMORY**. #### (1) Port DL register (PDL) Address: PDL FFFFF004H, After reset: 0000H (output latch) R/W PDLL FFFFF004H, PDLH FFFFF005H 15 14 13 12 11 10 9 PDL (PDLH) PDL15 PDL14 PDL13 PDL12 PDL11 PDL10 PDL9 PDL8 6 5 4 3 2 1 0 (PDLL) PDL7 PDL6 PDL5 PDL4 PDL3 PDL2 PDL1 PDL0 PDLn Output data control (in output mode) (n = 0 to 15) 0 Outputs 0 1 Outputs 1 **Remarks 1.** The PDL register can be read or written in 16-bit units. However, when using the higher 8 bits of the PDL register as the PDLH register and the lower 8 bits as the PDLL register, PDL can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the PDL register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PDLH register. ### (2) Port DL mode register (PMDL) Address: PMDL FFFFF024H, After reset: FFFFH R/W PMDLL FFFFF024H, PMDLH FFFFF025H 14 13 12 11 10 PMDL (PMDLH) PMDL15 PMDL14 PMDL13 PMDL12 PMDL11 PMDL10 PMDL9 PMDL8 0 (PMDLL) PMDL7 PMDL6 PMDL5 PMDL4 PMDL3 PMDL2 PMDL1 PMDL0 PMDLn I/O mode control (n = 0 to 15) Output mode 1 Input mode **Remarks 1.** The PMDL register can be read or written in 16-bit units. However, when using the higher 8 bits of the PMDL register as the PMDLH register and the lower 8 bits as the PMDLL register, PMDL can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the PMDL register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PMDLH register. # (3) Port DL mode control register (PMCDL) After reset: 0000H R/W Address: PMCDL FFFFF044H, PMCDLL FFFFF044H, PMCDLH FFFFF045H 15 14 13 12 11 PMCDL15 PMCDL14 PMCDL13 PMCDL12 PMCDL11 PMCDL10 PMCDL9 PMCDL8 PMCDL (PMCDLH) 0 (PMCDLL) PMCDL7 PMCDL6 PMCDL5 PMCDL4 PMCDL3 PMCDL2 PMCDL1 PMCDL0 **PMCDLn** Specification of PDLn pin operation mode (n = 0 to 15) 0 I/O port 1 ADn I/O (address/data bus I/O) Remarks 1. The PMCDL register can be read or written in 16-bit units. However, when using the higher 8 bits of the PMCDL register as the PMCDLH register and the lower 8 bits as the PMCDLL register, PMCDL can be read or written in 8-bit or 1-bit units. 2. To read/write bits 8 to 15 of the PMCDL register in 8-bit or 1-bit units, specify them as bits 0 to 7 of the PMCDLH register. # 4.4 Block Diagrams Figure 4-3. Block Diagram of Type A-1 Figure 4-4. Block Diagram of Type A-2 Figure 4-5. Block Diagram of Type D-1 Figure 4-6. Block Diagram of Type D-2 WRPMC **PMCmn** Output enable signal of address/data bus Output buffer off signal WR<sub>PM</sub> PMmn Internal bus Output signal when alternate function is used Selector WRPORT O Pmn Pmn Selector Selector Address Input enable signal of address/data bus Input signal when alternate function is used RD Figure 4-7. Block Diagram of Type D-3 WRPF PFmn WRPMC **PMCmn** WR<sub>PM</sub> Internal bus ${\sf PMmn}$ $\text{EV}_{\text{DD}}$ Output signal when alternate function is used Selector P-ch WRPORT - Pmn Pmn <del>--</del>N-ch 7// EVss Selector Selector Address RD Figure 4-8. Block Diagram of Type E-2 WRPF PFmn Output enable signal when alternate function is used WRPMC **PMCmn WR**PM Internal bus PMmn $EV_{DD}$ Output signal when alternate function is used Selector WRPORT O Pmn Pmn EVss Selector Selector Note Address RD Input signal when alternate function is used Note Hysteresis characteristics are not available in port mode. Figure 4-9. Block Diagram of Type E-3 WRPF PFmn WRPFC PFCmn **WR**PMC PMCmn Internal bus WRPM PMmn $\text{EV}_{\text{DD}}$ Output signal when alternate function is used Selector Pmn O Pmn EVssSelector Note Address RD Input signal when alternate function is used Note Hysteresis characteristics are not available in port mode. Figure 4-10. Block Diagram of Type G-1 WRPF PFmn WRPFC PFCmn WRPMC PMCmn Internal bus WRPM PMmn Output signal 1 when alternate function is used EVDD Output signal 2 when WRPORT alternate function is used Selector P-ch O Pmn Pmn N-ch EVss Selector Selector Address RD Figure 4-11. Block Diagram of Type G-3 Figure 4-12. Block Diagram of Type G-5 WRPF PFmn $WR_{\text{PFC}}$ PFCmn WRPMC **PMCmn** Internal bus WR<sub>PM</sub> PMmn $\text{EV}_{\text{DD}}$ Output signal when alternate function is used Selector WRPORT O Pmn Pmn Selector EVss Selector Address Note RD Input signal 1 when alternate function is used Selector Input signal 2 when alternate function is used Note Hysteresis characteristics are not available in port mode. Figure 4-13. Block Diagram of Type G-6 WRPF PFmn WRPFC PFCmn **WR**PMC **PMCmn** WRPM Internal bus PMmn Output signal 1 when Selector alternate function is used $\mathsf{EV}_\mathsf{DD}$ Output signal 2 when alternate function is used Selector P-ch WRPORT O Pmn Pmn Selector EVss Address Note RD Input signal when alternate function is used **Note** Hysteresis characteristics are not available in port mode. Figure 4-14. Block Diagram of Type G-12 WRPF PFmn WRINTR INTRmn<sup>Note 1</sup> WRINTE INTFmn<sup>Note 1</sup> $WR_{\text{PMC}}$ **PMCmn** Internal bus WR<sub>PM</sub> PMmn $\mathsf{EV}_\mathsf{DD}$ WRPORT Pmn - Pmn -N-ch Selector EVss Selector Note 2 Address RD Input signal 1 when Edge detection alternate function is used Notes 1. See 19.6 External Interrupt Request Input Pins (NMI and INTP0 to INTP7). 2. Hysteresis characteristics are not available in port mode. Figure 4-15. Block Diagram of Type L-1 Figure 4-16. Block Diagram of Type N-1 WRPF PFmn WRINTR INTRmn<sup>Note 1</sup> WRINTF INTFmn<sup>Note 1</sup> WRPFC PFCmn WRPMC Internal bus **PMCmn** $WR_{PM}$ PMmn Output signal when alternate function is used EV<sub>DD</sub> WRPORT Selector Pmn ⊕ Pmn Selector EVss Selector Note 2 Address RD Input signal when Edge detection Noise elimination alternate function is used Notes 1. See 19.6 External Interrupt Request Input Pins (NMI and INTP0 to INTP7). 2. Hysteresis characteristics are not available in port mode. Figure 4-17. Block Diagram of Type N-2 WRPF PFmn WRINTR INTRmn<sup>Note 1</sup> WRINTF INTFmn<sup>Note 1</sup> WRPMC Internal bus **PMCmn** WR<sub>PM</sub> PMmn $\mathsf{EV}_\mathsf{DD}$ WRPORT P-ch Pmn - Pmn N-ch Selector EVss Selector Note 2 Address RD Input signal 1-1 when alternate function is used Edge detection Noise elimination Input signal 1-2 when alternate function is used Notes 1. See 19.6 External Interrupt Request Input Pins (NMI and INTP0 to INTP7). 2. Hysteresis characteristics are not available in port mode. Figure 4-18. Block Diagram of Type N-4 WRPF Output enable signal when alternate function is used WRPFCE PFCEmn WRPFC PFCmn WRPMC Internal bus PMCmn WR<sub>PM</sub> PMmn Output signal 1 when alternate function is used EVDD WRPORT P-ch - Pmn Pmn Selector EVss Address RD Input signal 1 when alternate function is used Selector Input signal 2 when alternate function is used Note Hysteresis characteristics are not available in port mode. Figure 4-19. Block Diagram of Type U-16 WRPF PFmn $WR_{\text{PFCE}}$ PFCEmn $\mathsf{WR}_\mathsf{PFC}$ PFCmn WRPMC **PMCmn** Internal bus WRPM PMmn Output signal 1 when alternate function is used Selector EVDD Output signal 2 when alternate function is used WRPORT P-ch O Pmn N-ch EVss Selector Note Address Input signal 1-1 when RD alternate function is used Input signal 1-2 when alternate function is used Noise elimination Note Hysteresis characteristics are not available in port mode. Figure 4-20. Block Diagram of Type U-5 WRPF PFmn WRосомо OCDM0 WRPFCE PFCEmn WRPFC PFCmn WRPMC PMCmn Internal bus **WR**PM PMmn Output signal 1 when EVDD Output signal 2 when alternate function is used - Pmn Pmn EVss Selector Note Address Input signal 1-1 when alternate function is used RD Input signal 1-2 when alternate function is used Input signal when on-chip debugging Note Hysteresis characteristics are not available in port mode. Figure 4-21. Block Diagram of Type U-6 WRPF PFmn WRосомо OCDM0 WRPFCE PFCEmn WRPFC PFCmn $WR_{\text{PMC}}$ PMCmn WRPM PMmn Output signal 1 when alternate function is used Selector Output signal 2 when alternate function is used Selector $\mathsf{EV}_\mathsf{DD}$ Output signal when on-chip debugging WRPORT P-ch - Pmn → N-ch Note Address RD Input signal 1 when alternate function is used Input signal 2-1 when alternate function is used Input signal 2-2 when alternate function is used **Note** Hysteresis characteristics are not available in port mode. Figure 4-22. Block Diagram of Type U-7 WRPF PFmn WRосрмо OCDM0 WRPFCE PFCEmn WRPFC PFCmn WRPMC Internal bus PMCmn WR<sub>PM</sub> PMmn Output signal 1 when alternate function is used Selector EV<sub>DD</sub> Output signal 2 when alternate function is used WRPORT - Pmn Pmn 7// EVss Note Address Input signal when alternate function is used RD Input signal when on-chip debugging **Note** Hysteresis characteristics are not available in port mode. Figure 4-23. Block Diagram of Type U-8 Figure 4-24. Block Diagram of Type U-9 WRPF PFmn WRPFCE PFCEmn WRPFC PFCmn WRPMC PMCmn Internal bus WR<sub>PM</sub> PMmn Selector Output signal 1 when alternate function is used $\mathsf{EV}_\mathsf{DD}$ WRPORT - Pmn Pmn Selector EVss Address Note RD Input signal 1 when Selector Noise elimination alternate function is used Note Hysteresis characteristics are not available in port mode. Figure 4-25. Block Diagram of Type U-17 WRPF PFmn WRPFCE PFCEmn WRPFC PFCmn WRPMC PMCmn Internal bus $WR_{\text{PM}}$ PMmn Selector Output signal 1 when $\text{EV}_{\text{DD}}$ alternate function is used Selector WRPORT - P-ch - Pmn Pmn ← N-ch Selector EVss Selector Address Note RD Noise elimination KR7 → Selector RXDA1 → Note Hysteresis characteristics are not available in port mode. Figure 4-26. Block Diagram of Type U-18 WRPF PFmn WRPFCE PFCEmn WRPFC PFCmn WRPMC Internal bus PMCmn $WR_{\text{PM}}$ PMmn Output signal 1 when alternate function is used $\text{EV}_{\text{DD}}$ P-ch WRPORT → Pmn Pmn -N-ch EVss Selector Note Address Input signal when alternate function is used RD Note Hysteresis characteristics are not available in port mode. Figure 4-27. Block Diagram of Type U-19 Figure 4-28. Block Diagram of Type U-20 WRPF PFmn WRINTR INTRmn<sup>Note 1</sup> WRINTE INTFmn<sup>Note 1</sup> WRPFCE PFCEmn WRPFC PFCmn WRPMC Internal bus PMCmn WRPM PMmn Output signal 1 when alternate function is used EVDD Output signal 2 when alternate function is used - P-ch WRPORT O Pmn Pmn ← N-ch EVss Selector Selector Note 2 Address RD Input signal 1 when alternate function is used Input signal 2 when alternate function is used Notes 1. See 19.6 External Interrupt Request Input Pins (NMI and INTP0 to INTP7). 2. Hysteresis characteristics are not available in port mode. Figure 4-29. Block Diagram of Type U-15 Figure 4-30. Block Diagram of Type AA-1 #### 4.5 Port Register Settings When Alternate Function Is Used Table 4-15 shows the port register settings when each port is used for an alternate function. When using a port pin as an alternate-function pin, refer to the description of each pin. V850ES/JF3-L Page 125 of 816 Table 4-15. Settings When Port Pins Are Used for Alternate Functions (1/6) | Pin Name | Alternate Function | | Pnx Bit of | PMnx Bit of | PMCnx Bit of | PFCEnx Bit of | PFCnx Bit of | Other Bits | |----------|--------------------|--------|----------------------------|-----------------------------|------------------------------|----------------|---------------|------------------| | | Name | I/O | Pn Register | PMn Register | PMCn Register | PFCEn Register | PFCn Register | (Registers) | | P02 | NMI | Input | P02 = Setting not required | PM02 = Setting not required | PMC02 = 1 | - | - | | | P03 | INTP0 | Input | P03 = Setting not required | PM03 = Setting not required | PMC03 = 1 | - | PFC03 = 0 | | | | ADTRG | Input | P03 = Setting not required | PM03 = Setting not required | PMC03 = 1 | _ | PFC03 = 1 | | | P04 | INTP1 | Input | P04 = Setting not required | PM04 = Setting not required | PMC04 = 1 | - | - | | | P05 | INTP2 | Input | P05 = Setting not required | PM05 = Setting not required | PMC05 = 1 | - | - | | | | DRST | Input | P05 = Setting not required | PM05 = Setting not required | PMC05 = Setting not required | - | - | OCDM0 (OCDM) = 1 | | P06 | INTP3 | Input | P06 = Setting not required | PM06 = Setting not required | PMC06 = 1 | - | - | | | P10 | ANO0 | Output | P10 = Setting not required | PM10 = 1 | - | - | - | | | P30 | TXDA0 | Output | P30 = Setting not required | PM30 = Setting not required | PMC30 = 1 | - | - | | | P31 | RXDA0 | Input | P30 = Setting not required | PM30 = Setting not required | PMC31 = 1 | - | - | Note | | | INTP7 | Input | P31 = Setting not required | PM31 = Setting not required | PMC31 = 1 | - | - | Note | | P32 | ASCKA0 | Input | P32 = Setting not required | PM32 = Setting not required | PMC32 = 1 | PFCE32 = 0 | PFC32 = 0 | | | | TIP00 | Input | P32 = Setting not required | PM32 = Setting not required | PMC32 = 1 | PFCE32 = 0 | PFC32 = 0 | | | | TOP00 | Output | P32 = Setting not required | PM32 = Setting not required | PMC32 = 1 | PFCE32 = 0 | PFC32 = 1 | | | P33 | TIP01 | Input | P32 = Setting not required | PM32 = Setting not required | PMC33 = 1 | - | PFC32 = 0 | | | | TOP01 | Output | P32 = Setting not required | PM32 = Setting not required | PMC33 = 1 | - | PFC32 = 1 | | | P34 | TIP10 | Input | P34 = Setting not required | PM34 = Setting not required | PMC34 = 1 | _ | PFC34 = 0 | | | | TOP10 | Output | P34 = Setting not required | PM34 = Setting not required | PMC34 = 1 | - | PFC34 = 1 | | | P35 | TIP11 | Input | P35 = Setting not required | PM35 = Setting not required | PMC35 = 1 | - | PFC35 = 1 | | | | TOP11 | Output | P35 = Setting not required | PM35 = Setting not required | PMC35 = 1 | - | PFC35 = 1 | | | P38 | TXDA2 | Output | P38 = Setting not required | PM38 = Setting not required | PMC38 = 1 | - | PFC38 = 1 | | | | SDA00 | I/O | P38 = Setting not required | PM38 = Setting not required | PMC38 = 1 | - | PFC38 = 1 | | Note INTP7 and RXDA0 are alternate functions. When using the pin as the RXDA0 pin, disable edge detection for the alternate-function INTP7 pin (clear the INTF3.INTF31 bit and INTR3.INTR31 bit to 0). When using the pin as the INTP7 pin, stop the UARTA0 reception operation (clear the UA0CTL0.UA0RXE bit to 0). V850ES/JF3-L Table 4-15. Settings When Port Pins Are Used for Alternate Functions (2/6) | Pin Name | Alternate Function | | Pnx Bit of | PMnx Bit of | PMCnx Bit of | PFCEnx Bit of | PFCnx Bit of | Other Bits | |----------|--------------------|--------|----------------------------|-----------------------------|------------------------------|-------------------------------|------------------------------|--------------------------------| | | Name | I/O | Pn Register | PMn Register | PMCn Register | PFCEn Register | PFCn Register | (Registers) | | P39 | RXDA2 | Input | P39 = Setting not required | PM39 = Setting not required | PMC39 = 1 | - | PFC39 = 0 | | | | SCL00 | I/O | P39 = Setting not required | PM39 = Setting not required | PMC39 = 1 | _ | PFC39 = 1 | PF39 (PF3) = 1 | | P40 | SIB0 | Input | P40 = Setting not required | PM40 = Setting not required | PMC40 = 1 | - | PFC40 = 0 | | | | SDA01 | I/O | P40 = Setting not required | PM40 = Setting not required | PMC40 = 1 | - | PFC40 = 1 | PF40 (PF4) = 1 | | P41 | SOB0 | Output | P41 = Setting not required | PM41 = Setting not required | PMC41 = 1 | _ | PFC41 = 0 | | | | SCL01 | I/O | P41 = Setting not required | PM41 = Setting not required | PMC41 = 1 | - | PFC41 = 1 | PF41 (PF4) = 1 | | P42 | SCKB0 | I/O | P42 = Setting not required | PM42 = Setting not required | PMC42 = 1 | - | - | | | P50 | TIQ01 | Input | P50 = Setting not required | PM50 = Setting not required | PMC50 = 1 | PFCE50 = 0 | PFC50 = 1 | KRM0 (KRM) = 0 | | | KR0 | Input | P50 = Setting not required | PM50 = Setting not required | PMC50 = 1 | PFCE50 = 0 | PFC50 = 1 | TQ0TIG2, TQ0TIG3 (TQ0IOC1) = 0 | | | TOQ01 | Output | P50 = Setting not required | PM50 = Setting not required | PMC50 = 1 | PFCE50 = 1 | PFC50 = 0 | | | | RTP00 | Output | P50 = Setting not required | PM50 = Setting not required | PMC50 = 1 | PFCE50 = 1 | PFC50 = 1 | | | P51 | TIQ02 | Input | P51 = Setting not required | PM51 = Setting not required | PMC51 = 1 | PFCE51 = 0 | PFC51 = 1 | KRM1 (KRM) = 0 | | | KR1 | Input | P51 = Setting not required | PM51 = Setting not required | PMC51 = 1 | PFCE51 = 0 | PFC51 = 1 | TQ0TIG4, TQ0TIG5 (TQ0IOC1) = 0 | | | TOQ02 | Output | P51 = Setting not required | PM51 = Setting not required | PMC51 = 1 | PFCE51 = 1 | PFC51 = 0 | | | | RTP01 | Output | P51 = Setting not required | PM51 = Setting not required | PMC51 = 1 | PFCE51 = 1 | PFC51 = 1 | | | P52 | TIQ03 | Input | P52 = Setting not required | PM52 = Setting not required | PMC52 = 1 | PFCE52 = 0 | PFC52 = 1 | KRM2 (KRM) = 0 | | | KR2 | Input | P52 = Setting not required | PM52 = Setting not required | PMC52 = 1 | PFCE52 = 0 | PFC52 = 1 | TQ0TIG6, TQ0TIG7 (TQ0I0C1) = 0 | | | TOQ03 | Output | P52 = Setting not required | PM52 = Setting not required | PMC52 = 1 | PFCE52 = 1 | PFC52 = 0 | | | | RTP02 | Output | P52 = Setting not required | PM52 = Setting not required | PMC52 = 1 | PFCE52 = 1 | PFC52 = 1 | | | | DDI | Input | P52 = Setting not required | PM52 = Setting not required | PMC52 = Setting not required | PFCE52 = Setting not required | PFC52 = Setting not required | OCDM0 (OCDM) = 1 | V850ES/JF3-L Table 4-15. Settings When Port Pins Are Used for Alternate Functions (3/6) | Pin Name | Alternate Function | | Pnx Bit of | PMnx Bit of | PMCnx Bit of | PFCEnx Bit of | PFCnx Bit of | Other Bits | |----------|--------------------|--------|----------------------------|-----------------------------|------------------------------|-------------------------------|------------------------------|---------------------------------| | | Name | I/O | Pn Register | PMn Register | PMCn Register | PFCEn Register | PFCn Register | (Registers) | | P53 | SIB2 | Input | P53 = Setting not required | PM53 = Setting not required | PMC53 = 1 | PFCE53 = 0 | PFC53 = 0 | | | | TIQ00 | Input | P53 = Setting not required | PM53 = Setting not required | PMC53 = 1 | PFCE53 = 0 | PFC53 = 1 | KRM3 (KRM) = 0 | | | KR3 | Input | P53 = Setting not required | PM53 = Setting not required | PMC53 = 1 | PFCE53 = 0 | PFC53 = 1 | TQ0TIG0, TQ0TIG1 (TQ0IOC1) = 0, | | | | | | | | | | TQ0EES0, TQ0EES1 (TQ0IOC2) = 0, | | | | | | | | | | TQ0ETS0, TQ0ETS1 (TQ0IOC2) = 0 | | | TOQ00 | Output | P53 = Setting not required | PM53 = Setting not required | PMC53 = 1 | PFCE53 = 1 | PFC53 = 0 | | | | RTP03 | Output | P53 = Setting not required | PM53 = Setting not required | PMC53 = 1 | PFCE53 = 1 | PFC53 = 1 | | | | DDO | Output | P53 = Setting not required | PM53 = Setting not required | PMC53 = Setting not required | PFCE53 = Setting not required | PFC53 = Setting not required | OCDM0 (OCDM) = 1 | | P54 | SOB2 | Output | P54 = Setting not required | PM54 = Setting not required | PMC54 = 1 | PFCE54 = 0 | PFC54 = 0 | | | | KR4 | Input | P54 = Setting not required | PM54 = Setting not required | PMC54 = 1 | PFCE54 = 0 | PFC54 = 1 | | | | RTP04 | Output | P54 = Setting not required | PM54 = Setting not required | PMC54 = 1 | PFCE54 = 1 | PFC54 = 1 | | | | DCK | Input | P54 = Setting not required | PM54 = Setting not required | PMC54 = Setting not required | PFCE54 = Setting not required | PFC54 = Setting not required | OCDM0 (OCDM) = 1 | | P55 | SCKB2 | I/O | P55 = Setting not required | PM55 = Setting not required | PMC55 = 1 | PFCE55 = 0 | PFC55 = 0 | | | | KR5 | Input | P55 = Setting not required | PM55 = Setting not required | PMC55 = 1 | PFCE55 = 0 | PFC55 = 1 | | | | RTP05 | Output | P55 = Setting not required | PM55 = Setting not required | PMC55 = 1 | PFCE55 = 1 | PFC55 = 1 | | | | DMS | Input | P55 = Setting not required | PM55 = Setting not required | PMC55 = Setting not required | PFCE55 = Setting not required | PFC55 = Setting not required | OCDM0 (OCDM) = 1 | | P70 | ANI0 | Input | P70 = Setting not required | PM70 = 1 | - | - | - | | | P71 | ANI1 | Input | P71 = Setting not required | PM71 = 1 | - | _ | _ | | | P72 | ANI2 | Input | P72 = Setting not required | PM72 = 1 | - | _ | _ | | | P73 | ANI3 | Input | P73 = Setting not required | PM73= 1 | _ | - | _ | | | P74 | ANI4 | Input | P74 = Setting not required | PM74 = 1 | - | _ | _ | | | P75 | ANI5 | Input | P75 = Setting not required | PM75 = 1 | - | - | - | | | P76 | ANI6 | Input | P76 = Setting not required | PM76 = 1 | _ | _ | _ | | | P77 | ANI7 | Input | P77 = Setting not required | PM77 = 1 | _ | _ | _ | | Table 4-15. Settings When Port Pins Are Used for Alternate Functions (4/6) | Pin Name | Alternate Function | | Pnx Bit of | PMnx Bit of | PMCnx Bit of | PFCEnx Bit of | PFCnx Bit of | Other Bits | |----------|---------------------------|--------|-----------------------------|------------------------------|---------------|----------------|---------------|-------------| | | Name | I/O | Pn Register | PMn Register | PMCn Register | PFCEn Register | PFCn Register | (Registers) | | P90 | KR6 | Input | P90 = Setting not required | PM90 = Setting not required | PMC90 = 1 | PFCE90 = 0 | PFC90 = 1 | | | | TXDA1 | Output | P90 = Setting not required | PM90 = Setting not required | PMC90 = 1 | PFCE90 = 1 | PFC90 = 0 | | | P91 | KR7 | Input | P91 = Setting not required | PM90 = Setting not required | PMC91 = 1 | PFCE91 = 0 | PFC91 = 0 | | | | RXDA1/KR7 <sup>Note</sup> | Output | P91 = Setting not required | PM91 = Setting not required | PMC91 = 1 | PFCE91 = 0 | PFC91 = 1 | | | P96 | TIP21 | Input | P96 = Setting not required | PM96 = Setting not required | PMC96 = 1 | PFCE96 = 1 | PFC96 = 0 | | | | TOP21 | Output | P96 = Setting not required | PM96 = Setting not required | PMC96 = 1 | PFCE96 = 1 | PFC96 = 1 | | | P97 | SIB1 | Input | P97 = Setting not required | PM97 = Setting not required | PMC97 = 1 | PFCE97 = 1 | PFC97 = 1 | | | | TIP20 | Input | P97 = Setting not required | PM97 = Setting not required | PMC97 = 1 | PFCE97 = 1 | PFC97 = 1 | | | | TOP20 | Output | P97 = Setting not required | PM97 = Setting not required | PMC97 = 1 | PFCE97 = 1 | PFC97 = 1 | | | P98 | SOB1 | Output | P98 = Setting not required | PM98 = Setting not required | PMC98 = 1 | - | PFC98 = 1 | | | P99 | SCKB1 | I/O | P99 = Setting not required | PM99 = Setting not required | PMC99 = 1 | _ | PFC99 = 1 | | | P913 | INTP4 | Input | P913 = Setting not required | PM913 = Setting not required | PMC913 = 1 | - | PFC913 = 1 | | | P914 | INTP5 | Input | P914 = Setting not required | PM914 = Setting not required | PMC914 = 1 | PFCE914 = 0 | PFC914 = 1 | | | | TIP51 | Input | P914 = Setting not required | PM914 = Setting not required | PMC914 = 1 | PFCE914 = 1 | PFC914 = 0 | | | | TOP51 | Output | P914 = Setting not required | PM914 = Setting not required | PMC914 = 1 | PFCE914 = 1 | PFC914 = 1 | | | P915 | INTP6 | Input | P915 = Setting not required | PM915 = Setting not required | PMC915 = 1 | PFCE915 = 0 | PFC915 = 1 | | | | TIP50 | Input | P915 = Setting not required | PM915 = Setting not required | PMC915 = 1 | PFCE915 = 1 | PFC915 = 0 | | | | TOP50 | Output | P915 = Setting not required | PM915 = Setting not required | PMC915 = 1 | PFCE915 = 1 | PFC915 = 1 | | Note The RXDA1 and KR7 pins must not be used at the same time. When using the RXDA1 pin, do not use the KR7 pin. When using the KR7 pin, do not use the RXDA1 pin (it is recommended to set the PFC91 bit to 1 and clear the PFCE91 bit to 0). Table 4-15. Settings When Port Pins Are Used for Alternate Functions (5/6) | Pin Name | Alternate | Function | Pnx Bit of | PMnx Bit of | PMCnx Bit of | PFCEnx Bit of | PFCnx Bit of | Other Bits | |----------|-----------------------|----------|-----------------------------|------------------------------|-------------------------------|----------------|---------------|-------------| | | Name | I/O | Pn Register | PMn Register | PMCn Register | PFCEn Register | PFCn Register | (Registers) | | PCM0 | WAIT | Input | PCM0 = Setting not required | PMCM0 = Setting not required | PMCCM0 = 1 | - | - | | | PCM1 | CLKOUT | Output | PCM1 = Setting not required | PMCM1 = Setting not required | PMCCM1 = 1 | - | - | | | PCM2 | HLDAK | Output | PCM2 = Setting not required | PMCM2 = Setting not required | PMCCM2 = 1 | - | - | | | PCM3 | HLDRQ | Input | PCM3 = Setting not required | PMCM3 = Setting not required | PMCCM3 = 1 | - | - | | | PCT0 | WR0 | Output | PCT0 = Setting not required | PMCT0 = Setting not required | PMCCT0 = 1 | - | - | | | PCT1 | WR1 | Output | PCT1 = Setting not required | PMCT1 = Setting not required | PMCCT1 = 1 | - | _ | | | PCT4 | RD | Output | PCT4 = Setting not required | PMCT4 = Setting not required | PMCCT4 = 1 | - | - | | | PCT6 | ASTB | Output | PCT6 = Setting not required | PMCT6 = Setting not required | PMCCT6 = 1 | - | - | | | PDH0 | A16 | Output | PDH0 = Setting not required | PMDH0 = Setting not required | PMCDH0 = 1 | - | - | | | PDH1 | A17 | Output | PDH1 = Setting not required | PMDH1 = Setting not required | PMCDH1 = 1 | - | - | | | PDL0 | AD0 | I/O | PDL0 = Setting not required | PMDL0 = Setting not required | PMCDL0 = 1 | - | - | | | PDL1 | AD1 | I/O | PDL1 = Setting not required | PMDL1 = Setting not required | PMCDL1 = 1 | - | - | | | PDL2 | AD2 | I/O | PDL2 = Setting not required | PMDL2 = Setting not required | PMCDL2 = 1 | - | - | | | PDL3 | AD3 | I/O | PDL3 = Setting not required | PMDL3 = Setting not required | PMCDL3 = 1 | - | - | | | PDL4 | AD4 | I/O | PDL4 = Setting not required | PMDL4 = Setting not required | PMCDL4 = 1 | - | - | | | PDL5 | AD5 | I/O | PDL5 = Setting not required | PMDL5 = Setting not required | PMCDL5 = 1 | - | - | | | | FLMD1 <sup>Note</sup> | Input | PDL5 = Setting not required | PMDL5 = Setting not required | PMCDL5 = Setting not required | - | - | | | PDL6 | AD6 | I/O | PDL6 = Setting not required | PMDL6 = Setting not required | PMCDL6 = 1 | - | - | | | PDL7 | AD7 | I/O | PDL7 = Setting not required | PMDL7 = Setting not required | PMCDL7 = 1 | - | _ | | Note Since this pin is set in the flash memory programming mode, it does not need to be manipulated using the port control register. For details, see CHAPTER 28 FLASH MEMORY. Table 4-15. Settings When Port Pins Are Used for Alternate Functions (6/6) V850ES/JF3-L CHAPTER 4 PORT FUNCTIONS | Pin Name | Alternate | Function | Pnx Bit of | PMnx Bit of | PMCnx Bit of | PFCEnx Bit of | PFCnx Bit of | Other Bits | |----------|-----------|----------|------------------------------|-------------------------------|---------------|----------------|---------------|-------------| | | Name | I/O | Pn Register | PMn Register | PMCn Register | PFCEn Register | PFCn Register | (Registers) | | PDL8 | AD8 | I/O | PDL8 = Setting not required | PMDL8 = Setting not required | PMCDL8 = 1 | _ | _ | | | PDL9 | AD9 | I/O | PDL9 = Setting not required | PMDL9 = Setting not required | PMCDL9 = 1 | _ | 1 | | | PDL10 | AD10 | I/O | PDL10 = Setting not required | PMDL10 = Setting not required | PMCDL10 = 1 | _ | _ | | | PDL11 | AD11 | I/O | PDL11 = Setting not required | PMDL11 = Setting not required | PMCDL11 = 1 | _ | - | | | PDL12 | AD12 | I/O | PDL12 = Setting not required | PMDL12 = Setting not required | PMCDL12 = 1 | _ | - | | | PDL13 | AD13 | I/O | PDL13 = Setting not required | PMDL13 = Setting not required | PMCDL13 = 1 | _ | _ | | | PDL14 | AD14 | I/O | PDL14 = Setting not required | PMDL14 = Setting not required | PMCDL14 = 1 | _ | _ | | | PDL15 | AD15 | I/O | PDL15 = Setting not required | PMDL15 = Setting not required | PMCDL15 = 1 | _ | _ | | #### 4.6 Cautions # 4.6.1 Cautions on setting port pins - (1) In the V850ES/JF3-L, the general-purpose port function and several peripheral function I/O pin share a pin. To switch between the general-purpose port (port mode) and the peripheral function I/O pin (alternate-function mode), set by the PMCn register. In regards to this register setting sequence, note with caution the following. - (a) Cautions on switching from port mode to alternate-function modeTo switch from the port mode to alternate-function mode in the following order. <1> Set the PFn register<sup>Note 1</sup>: N-ch open-drain setting <2> Set the PFCn and PFCEn registers: Alternate-function selection <3> Set the corresponding bit of the PMCn register to 1: Switch to alternate-function mode <4> Set the INTRn and INTFn registers<sup>Note 2</sup>: External interrupt setting If the PMCn register is set first, note with caution that, at that moment or depending on the change of the pin states in accordance with the setting of the PFn, PFCn, and PFCEn registers, unexpected operations may occur. A concrete example is shown as Example below. Notes 1. N-ch open-drain output pin only 2. Only when the external interrupt function is selected Caution Regardless of the port mode/alternate-function mode, the Pn register is read and written as follows. - Pn register read: Read the port output latch value (when PMn.PMnm bit = 0), or read the pin states (PMn.PMnm bit = 1). - Pn register write: Write to the port output latch # [Example] SCL01 pin setting example The SCL01 pin is used alternately with the P41/SOB0 pin. Select the valid pin functions with the PMC4, PFC4, and PF4 registers. | PMC41 Bit | PFC41 Bit | PF41 Bit | Valid Pin Functions | |-----------|------------|----------|---------------------------------------------------| | 0 | don't care | 1 | P41 (in output port mode, N-ch open-drain output) | | 1 | 0 | 1 | SOB0 output (N-ch open-drain output) | | | 1 | 1 | SCL01 I/O (N-ch open-drain output) | The order of setting in which malfunction may occur on switching from the P41 pin to the SCL01 pin are shown below. | Setting Order | Setting Contents | Pin States | Pin Level | |---------------|---------------------------------------------------------------------|-------------------|-------------------------------------------------------| | <1> | Initial value<br>(PMC41 bit = 0,<br>PFC41 bit = 0,<br>PF41 bit = 0) | Port mode (input) | Hi-Z | | <2> | PMC41 bit ← 1 | SOB0 output | Low level (high level depending on the CSIB0 setting) | | <3> | PFC41 bit ← 1 | SCL01 I/O | High level (CMOS output) | | <4> | PF41 bit ← 1 | SCL01 I/O | Hi-Z (N-ch open-drain output) | In <2>, I<sup>2</sup>C communication may be affected since the alternate-function SOB0 output is output to the pin. In the CMOS output period of <2> or <3>, unnecessary current may be generated. ### (b) Cautions on alternate-function mode (input) The input signal to the alternate-function block is low level when the PMCn.PMCnm bit is 0 due to the AND output of the PMCn register set value and the pin level. Thus, depending on the port setting and alternate-function operation enable timing, unexpected operations may occur. Therefore, switch between the port mode and alternate-function mode in the following sequence. - To switch from port mode to alternate-function mode (input) Set the pins to the alternate-function mode using the PMCn register and then enable the alternate-function operation. - To switch from alternate-function mode (input) to port mode Stop the alternate-function operation and then switch the pins to the port mode. The concrete examples are shown as Example 1 and Example 2. ### [Example 1] Switch from general-purpose port (P02) to external interrupt pin (NMI) When the P02/NMI pin is pulled up as shown in Figure 4-31 and the rising edge is specified in the NMI pin edge detection setting, even though high level is input continuously to the NMI pin during switching from the P02 pin to the an NMI pin (PMC02 bit = $0 \rightarrow 1$ ), this is detected as a rising edge as if the low level changed to high level, and an NMI interrupt occurs. To avoid it, set the NMI pin's valid edge after switching from the P02 pin to the NMI pin. Figure 4-31. Example of Switching from P02 to NMI (Incorrect) [Example 2] Switch from external pin (NMI) to general-purpose port (P02) When the P02/NMI pin is pulled up as shown in Figure 4-32 and the falling edge is specified in the NMI pin edge detection setting, even though high level is input continuously to the NMI pin at switching from the NMI pin to the P02 pin (PMC02 bit = $1 \rightarrow 0$ ), this is detected as falling edge as if high level changed to low level, and NMI interrupt occurs. To avoid this, set the NMI pin edge detection as "No edge detected" before switching to the P02 pin. Figure 4-32. Example of Switching from NMI to P02 (Incorrect) (2) In port mode, the PFn.PFnm bit is valid only in the output mode (PMn.PMnm bit = 0). In the input mode (PMnm bit = 1), the value of the PFnm bit is not reflected in the buffer. ### 4.6.2 Cautions on bit manipulation instruction for port n register (Pn) When a 1-bit manipulation instruction is executed on a port that provides both input and output functions, the value of the output latch of an input port that is not subject to manipulation may be written in addition to the targeted bit. Therefore, it is recommended to rewrite the output latch when switching a port from input mode to output mode. <Example> When P90 pin is an output port, P91 to P97 pins are input ports (all pin statuses are high level), and the value of the port latch is 00H, if the output of P90 pin is changed from low level to high level via a bit manipulation instruction, the value of the port latch is FFH. Explanation: The targets of writing to and reading from the Pn register of a port whose PMnm bit is 1 are the output latch and pin status, respectively. A bit manipulation instruction is executed in the following order in the V850ES/JF3-L. - <1> The Pn register is read in 8-bit units. - <2> The targeted one bit is manipulated. - <3> The Pn register is written in 8-bit units. In step <1>, the value of the output latch (0) of P90 pin, which is an output port, is read, while the pin statuses of P91 to P97 pins, which are input ports, are read. If the pin statuses of P91 to P97 pins are high level at this time, the read value is FEH. The value is changed to FFH by the manipulation in <2>. FFH is written to the output latch by the manipulation in <3>. Figure 4-33. Bit Manipulation Instruction (P90 Pin) ### 4.6.3 Cautions on on-chip debug pins The DRST, DCK, DMS, DDI, and DDO pins are on-chip debug pins. After reset by the RESET pin, the P05/INTP2/DRST pin is initialized to function as an on-chip debug pin (DRST). If a high level is input to the DRST pin at this time, the on-chip debug mode is set, and the DCK, DMS, DDI, and DDO pins can be used. The following action must be taken if on-chip debugging is not used. • Clear the OCDM0 bit of the OCDM register (special register) (0) At this time, fix the P05/INTP2/DRST pin to low level from when reset by the RESET pin is released until the above action is taken. If a high level is input to the DRST pin before the above action is taken, it may cause a malfunction (CPU deadlock). Handle the P05 pin with the utmost care. Caution After reset by the WDT2RES signal, clock monitor (CLM), or low-voltage detector (LVI), the P05/INTP2/DRST pin is not initialized to function as an on-chip debug pin (DRST). The OCDM register holds the current value. # 4.6.4 Cautions on P05/INTP2/DRST pin The P05/INTP2/ $\overline{DRST}$ pin has an internal pull-down resistor (30 k $\Omega$ TYP.). After a reset by the $\overline{RESET}$ pin, a pull-down resistor is connected. The pull-down resistor is disconnected when the OCDM0 bit is cleared (0). ### 4.6.5 Cautions on P10 and P53 pins when power is turned on When the power is turned on, the following pins may output an undefined level temporarily even during reset. • P10/ANO0 pin P50 to P55 • P53/SIB2/KR3/TIQ00/TOQ00/RTP03/DDO pin ### 4.6.6 Hysteresis characteristics In port mode, the following port pins do not have hysteresis characteristics. P02 to P06 P31 to P35, P38, P39 P40 to P42 P90, P91, P96, P97, P99, P913 # **CHAPTER 5 BUS CONTROL FUNCTION** The V850ES/JF3-L is provided with an external bus interface function by which external memories such as ROM and RAM, and I/O can be connected. #### 5.1 Features - $\bigcirc$ A multiplexed bus output with a minimum of 3 bus cycles supported - O 8-bit/16-bit data bus selectable - O Wait function - Programmable wait function of up to 7 states - External wait function using WAIT pin - O Idle state function - O Bus hold function - O Up to 256 KB of physical memory connectable ### 5.2 Bus Control Pins The pins used to connect an external device are listed in the table below. Table 5-1. Bus Control Pins | Bus Control Pin | Alternate-Function Pin | I/O | Function | |-----------------|------------------------|--------|-----------------------| | AD0 to AD15 | PDL0 to PDL15 | I/O | Address/data bus | | A16, A17 | PDH0, PDH1 | Output | Address bus | | WAIT | PCM0 | Input | External wait control | | CLKOUT | PCM1 | Output | Internal system clock | | WR0, WR1 | PCT0, PCT1 | Output | Write strobe signal | | RD | PCT4 | Output | Read strobe signal | | ASTB | PCT6 | Output | Address strobe signal | | HLDRQ | РСМ3 | Input | Bus hold control | | HLDAK | PCM2 | Output | | # 5.2.1 Pin status when internal ROM, internal RAM, or on-chip peripheral I/O is accessed When the internal ROM, internal RAM, or on-chip peripheral I/O are accessed, the status of each pin is as follows. Table 5-2. Pin Statuses When Internal ROM, Internal RAM, or On-Chip Peripheral I/O Is Accessed | Bus Control Pin | Multiplexed | I Bus Mode | |--------------------------------|------------------|----------------| | | Internal ROM/RAM | Peripheral I/O | | Address/data bus (AD15 to AD0) | Undefined | Undefined | | Address bus (A17, A16) | Low level | Undefined | | Control signal | Inactive | Inactive | Caution When a write access is performed to the internal ROM area, address, data, and control signals are activated in the same way as access to the external memory area. # 5.2.2 Pin status in each operation mode For the pin status of the V850ES/JF3-L in each operation mode, see 2.2 Pin States. # 5.3 Memory Block Function The 16 MB external memory space is divided into memory blocks of (lower) 2 MB, 2 MB, 4 MB, and 8 MB. The programmable wait function and bus cycle operation mode for each of these blocks can be independently controlled in one-block units. Figure 5-1. Data Memory Map: Physical Address - **Notes 1.** The V850ES/JF3-L has 18 address pins, so the external memory area appears as a repeated 256 KB image. - 2. This area is an external memory area in the case of a data write access. #### 5.4 Bus Access ### 5.4.1 Number of clocks for access The following table shows the number of basic clocks required for accessing each resource. | Area (Bus Width) Bus Cycle Type | Internal ROM (32 Bits) | Internal RAM (32 Bits) | External Memory (16 Bits) | |-----------------------------------|------------------------|------------------------|---------------------------| | Instruction fetch (normal access) | 1 | 1 Note | 3 + n | | Instruction fetch (branch) | 2 | 2 <sup>Note</sup> | 3 + n | | Operand data access | 3 | 1 | 3 + n | **Note** Increases by 1 if a conflict with a data access occurs. Remark Unit: Clocks/access ### 5.4.2 Bus size setting function Each external memory area selected by memory block n can be set by using the BSC register. However, the bus size can be set to 8 bits and 16 bits only. The external memory area of the V850ES/JF3-L is selected by memory blocks 0 to 3. ## (1) Bus size configuration register (BSC) The BSC register can be read or written in 16-bit units. Reset sets this register to 5555H. Caution Write to the BSC register after reset, and then do not change the set values. Also, do not access an external memory area until the initial settings of the BSC register are complete. ### 5.4.3 Access by bus size The V850ES/JF3-L accesses the on-chip peripheral I/O and external memory in 8-bit, 16-bit, or 32-bit units. The bus size is as follows. - The bus size of the on-chip peripheral I/O is fixed to 16 bits. - The bus size of the external memory is selectable from 8 bits or 16 bits (by using the BSC register). The operation when each of the above is accessed is described below. All data is accessed starting from the lower side. The V850ES/JF3-L supports only the little-endian format. 31 24 23 16 15 8 7 0 000BH 000AH 0009H 0008H 0007H 0006H 0005H 0004H 0003H 0002H 0001H 0000H Figure 5-2. Little-Endian Address in Word ## (1) Data space The V850ES/JF3-L has an address misalign function. With this function, data can be placed at all addresses, regardless of the format of the data (word data or halfword data). However, if the word data or halfword data is not aligned at the boundary, a bus cycle is generated at least twice, causing the bus efficiency to drop. # (a) Halfword-length data access A byte-length bus cycle is generated twice if the least significant bit of the address is 1. # (b) Word-length data access - (i) A byte-length bus cycle, halfword-length bus cycle, and byte-length bus cycle are generated in that order if the least significant bit of the address is 1. - (ii) A halfword-length bus cycle is generated twice if the lower 2 bits of the address are 10. # (2) Byte access (8 bits) # (a) 16-bit data bus width # (b) 8-bit data bus width # (3) Halfword access (16 bits) # (a) With 16-bit data bus width # (b) 8-bit data bus width # (4) Word access (32 bits) # (a) 16-bit data bus width (1/2) # (a) 16-bit data bus width (2/2) # (b) 8-bit data bus width (1/2) # (b) 8-bit data bus width (2/2) Page 146 of 816 #### 5.5 Wait Function # 5.5.1 Programmable wait function # (1) Data wait control register 0 (DWC0) To realize interfacing with a low-speed memory or I/O, up to seven data wait states can be inserted in the bus cycle that is executed for each memory block space. The number of wait states can be programmed by using the DWC0 register. Immediately after system reset, 7 data wait states are inserted for all the blocks. The DWC0 register can be read or written in 16-bit units. Reset sets this register to 7777H. - Cautions 1. The internal ROM and internal RAM areas are not subject to programmable wait, and are always accessed without a wait state. The on-chip peripheral I/O area is also not subject to programmable wait, and only wait control from each peripheral function is performed. - 2. Write to the DWC0 register after reset, and then do not change the set values. Also, do not access an external memory area until the initial settings of the DWC0 register are complete. ### 5.5.2 External wait function To synchronize an extremely slow external memory, I/O, or asynchronous system, any number of wait states can be inserted in the bus cycle by using the external wait pin (WAIT). When the PCM0 pin is set to alternate function, the external wait function is enabled. Access to each area of the internal ROM, internal RAM, and on-chip peripheral I/O is not subject to control by the external wait function, in the same manner as the programmable wait function. The $\overline{\text{WAIT}}$ signal can be input asynchronously to CLKOUT, and is sampled at the falling edge of the clock in the T2 and TW states of the bus cycle. If the setup/hold time of the sampling timing is not satisfied, a wait state is inserted in the next state, or not inserted at all. # 5.5.3 Relationship between programmable wait and external wait Wait cycles are inserted as the result of an OR operation between the wait cycles specified by the set value of the programmable wait and the wait cycles controlled by the WAIT pin. For example, if the timing of the programmable wait and the WAIT pin signal is as illustrated below, three wait states will be inserted in the bus cycle. Figure 5-3. Inserting Wait Example ### 5.5.4 Programmable address wait function Address-setup or address-hold waits to be inserted in each bus cycle can be set by using the AWC register. Address wait insertion is set for each memory block area (memory blocks 0 to 3). If an address setup wait is inserted, it seems that the high-clock period of the T1 state is extended by 1 clock. If an address hold wait is inserted, it seems that the low-clock period of the T1 state is extended by 1 clock. # (1) Address wait control register (AWC) The AWC register can be read or written in 16-bit units. Reset sets this register to FFFFH. - Cautions 1. Address setup wait and address hold wait cycles are not inserted when the internal ROM area, internal RAM area, and on-chip peripheral I/O areas are accessed. - 2. Write to the AWC register after reset, and then do not change the set values. Also, do not access an external memory area until the initial settings of the AWC register are complete. #### 5.6 Idle State Insertion Function To facilitate interfacing with low-speed memories, one idle state (TI) can be inserted after the T3 state in the bus cycle that is executed for each space selected by the memory block. By inserting an idle state, the data output float delay time of the memory can be secured during read access (an idle state cannot be inserted during write access). Whether the idle state is to be inserted can be programmed by using the BCC register. An idle state is inserted for all the areas immediately after system reset. ### (1) Bus cycle control register (BCC) The BCC register can be read or written in 16-bit units. Reset sets this register to AAAAH. - Cautions 1. The internal ROM, internal RAM, and on-chip peripheral I/O areas are not subject to idle state insertion. - 2. Write to the BCC register after reset, and then do not change the set values. Also, do not access an external memory area until the initial settings of the BCC register are complete. Caution Be sure to set bits 15, 13, 11, and 9 to "1", and clear bits 14, 12, 10, 8, 6, 4, 2, and 0 to "0". #### 5.7 Bus Hold Function ### 5.7.1 Functional outline The HLDRQ and HLDAK functions are valid if the PCM2 and PCM3 pins are set to alternate function. When the HLDRQ pin is asserted (low level), indicating that another bus master has requested bus mastership, the external address/data bus goes into a high-impedance state and is released (bus hold status). If the request for the bus mastership is cleared and the HLDRQ pin is deasserted (high level), driving these pins is started again. During the bus hold period, execution of the program in the internal ROM and internal RAM is continued until an onchip peripheral I/O register or the external memory is accessed. The bus hold status is indicated by assertion of the HLDAK pin (low level). The bus hold function enables the configuration of multi-processor type systems in which two or more bus masters exist. Note that the bus hold request is not acknowledged during a multiple-access cycle initiated by the bus sizing function or a bit manipulation instruction. | Status | Data Bus<br>Width | Access Type | Timing at Which Bus Hold Request Is Not Acknowledged | |----------------------------------------------------------|-------------------|--------------------------------|------------------------------------------------------| | CPU bus lock | 16 bits | Word access to even address | Between first and second access | | | | Word access to odd address | Between first and second access | | | | | Between second and third access | | | | Halfword access to odd address | Between first and second access | | | 8 bits | Word access | Between first and second access | | | | | Between second and third access | | | | | Between third and fourth access | | | | Halfword access | Between first and second access | | Read-modify-write access of bit manipulation instruction | _ | - | Between read access and write access | # 5.7.2 Bus hold procedure The bus hold status transition procedure is shown below. # 5.7.3 Operation in power save mode Because the internal system clock is stopped in the STOP, IDLE1, and IDLE2 modes, the bus hold status is not entered even if the $\overline{\text{HLDRQ}}$ pin is asserted. In the HALT mode, the HLDAK pin is asserted as soon as the HLDRQ pin has been asserted, and the bus hold status is entered. When the HLDRQ pin is later deasserted, the HLDAK pin is also deasserted, and the bus hold status is cleared. # 5.8 Bus Priority Bus hold, DMA transfer, operand data accesses, instruction fetch (branch), and instruction fetch (successive) are executed in the external bus cycle. Bus hold has the highest priority, followed by DMA transfer, operand data access, instruction fetch (branch), and instruction fetch (successive). An instruction fetch may be inserted between the read access and write access in a read-modify-write access. If an instruction is executed for two or more accesses, an instruction fetch and bus hold are not inserted between accesses due to bus size limitations. Table 5-3. Bus Priority | Priority | External Bus Cycle | Bus Master | |----------|--------------------------------|-----------------| | High | Bus hold | External device | | Ì | DMA transfer | DMAC | | | Operand data access | CPU | | <b>,</b> | Instruction fetch (branch) | CPU | | Low | Instruction fetch (successive) | CPU | # 5.9 Bus Timing T2 Т3 T2 Т3 ΤI CLKOUT A17, A16 A2 АЗ Α1 **ASTB** WAIT AD15 to AD0 Α1 D1 A2 D2 АЗ $\overline{\mathsf{RD}}$ 'Idle state Programmable External wait wait 8-bit Access Odd Address Even Address AD15 to AD8 Hi-Z Active AD7 to AD0 Hi-Z Active Remark The broken lines indicate high impedance. Figure 5-4. Multiplexed Bus Read Timing (Bus Size: 16 Bits, 16-Bit Access) Figure 5-6. Multiplexed Bus Write Timing (Bus Size: 16 Bits, 16-Bit Access) Figure 5-8. Multiplexed Bus Hold Timing (Bus Size: 16 Bits, 16-Bit Access) ### **CHAPTER 6 CLOCK GENERATION FUNCTION** ### 6.1 Overview The following clock generation functions are available. - O Main clock oscillator - In clock-through mode fx = 2.5 to 10 MHz (fxx = 2.5 to 10 MHz) • In PLL mode fx = 2.5 to 5 MHz ( fxx = 10 to 20 MHz ) - O Subclock oscillator - fxT = 32.768 kHz - O Multiply (x4) function by PLL (Phase Locked Loop) - Clock-through mode/PLL mode selectable (fx = 2.5 to 5 MHz) - O Internal oscillator - f<sub>R</sub> = 220 kHz (TYP.) - O Internal system clock generation - 7 steps (fxx, fxx/2, fxx/4, fxx/8, fxx/16, fxx/32, fxt) - O Peripheral clock generation - O Clock output function Remark fx: Main clock oscillation frequency fxx: Main clock frequency fxr: Subclock frequency fR: Internal oscillation clock frequency # 6.2 Configuration Figure 6-1. Clock Generator **Note** The internal oscillation clock is selected when watchdog timer 2 overflows during the oscillation stabilization time. Remark fx: Main clock oscillation frequency fxx: Main clock frequency fclk: Internal system clock frequency fxr: Subclock frequency fcpu: CPU clock frequency fbra: Watch timer clock frequency fr: Internal oscillation clock frequency #### (1) Main clock oscillator Connecting the ceramic/crystal resonator to the X1 and X2 pins, the main clock oscillator oscillates to generates the following frequencies (fx). • In clock-through mode fx = 2.5 to 10 MHz In PLL mode fx = 2.5 to 5 MHz The external clock of the following frequency can be input to the X1 pin. • In clock-through/PLL mode fx = 2.5 to 5 MHz #### (2) Subclock oscillator The sub-resonator oscillates a frequency of 32.768 kHz (fxT). #### (3) Main clock oscillator stop control This circuit generates a control signal that stops oscillation of the main clock oscillator. Oscillation of the main clock oscillator is stopped in the STOP mode or when the PCC.MCK bit = 1 (valid only when the PCC.CLS bit = 1). #### (4) Internal oscillator Oscillates a frequency (fR) of 220 kHz (TYP.). #### (5) Prescaler 1 This prescaler generates the clock (fxx to fxx/1,024) to be supplied to the following on-chip peripheral functions: TMP0 to TMP2, TMP5, TMQ0, TMM0, CSIB0 to CSIB2, UARTA0 to UARTA2, I<sup>2</sup>C00, I<sup>2</sup>C01, ADC, DAC, and WDT2 ### (6) Prescaler 2 This circuit divides the main clock (fxx). The clock generated by prescaler 2 (fxx to fxx/32) is supplied to the selector that generates the CPU clock (fcpu) and internal system clock (fcLk). fclk is the clock supplied to the INTC, ROM, RAM, and DMA blocks, and can be output from the CLKOUT pin. ### (7) Prescaler 3 This circuit divides the clock generated by the main clock oscillator (fx) to a specific frequency (32.768 kHz) and supplies that clock to the watch timer block. For details, see CHAPTER 10 WATCH TIMER FUNCTIONS. #### (8) PLL This circuit multiplies the clock generated by the main clock oscillator (fx) by 4. It operates in two modes: clock-through mode in which fx is output as is, and PLL mode in which a multiplied clock is output. These modes can be selected by using the PLLCTL.SELPLL bit. Whether the clock is multiplied by 4 is selected by the CKC.CKDIV0 bit, and PLL is started or stopped by the PLLCTL.PLLON bit. #### 6.3 Registers # (1) Processor clock control register (PCC) The PCC register is a special register. Data can be written to this register only in combination of specific sequences (see 3.4.7 Special registers). This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 03H. After reset: 03H R/W Address: FFFFF828H | FRC MCK MFRC CLS <sup>Note</sup> CK3 CK2 CK1 CK0 | 7 | <6> | 5 | <4> | <3> | 2 | 1 | 0 | |--------------------------------------------------|-----|-----|------|---------------------|-----|-----|-----|-----| | | FRC | MCK | MFRC | CLS <sup>Note</sup> | СКЗ | CK2 | CK1 | CK0 | | FRC | Use of subclock on-chip feedback resistor | |-----|-------------------------------------------| | 0 | Used | | 1 | Not used | | MCK | Main clock oscillator control | |-----|-------------------------------| | 0 | Oscillation enabled | | 1 | Oscillation stopped | - Even if the MCK bit is set (1) while the system is operating with the main clock as the CPU clock, the operation of the main clock does not stop. It stops after the CPU clock has been changed to the subclock. - Before setting the MCK bit from 0 to 1, stop the on-chip peripheral functions operating with the main clock. - When the main clock is stopped and the device is operating with the subclock, clear (0) the MCK bit and secure the oscillation stabilization time by software before switching the CPU clock to the main clock or operating the on-chip peripheral functions. | MFRC | Use of main clock on-chip feedback resistor | | | | |------|-----------------------------------------------|--|--|--| | 0 | Used (when ceramic/crystal resonator is used) | | | | | 1 | Not used (when external clock is used) | | | | | CLS <sup>Note</sup> | Status of CPU clock (fcpu) | | | | |---------------------|----------------------------|--|--|--| | 0 | Main clock operation | | | | | 1 | Subclock operation | | | | | CK3 | CK2 | CK1 | CK0 | Clock selection (fclk/fcpu) | |-----|-----|-----|-----|-----------------------------| | 0 | 0 | 0 | 0 | fxx | | 0 | 0 | 0 | 1 | fxx/2 | | 0 | 0 | 1 | 0 | fxx/4 | | 0 | 0 | 1 | 1 | fxx/8 | | 0 | 1 | 0 | 0 | fxx/16 | | 0 | 1 | 0 | 1 | fxx/32 | | 0 | 1 | 1 | × | Setting prohibited | | 1 | × | × | × | fхт | Note The CLS bit is a read-only bit. Cautions 1. Do not change the CPU clock (by using the CK3 to CK0 bits) while CLKOUT is being output. - 2. Use a bit manipulation instruction to manipulate the CK3 bit. When using an 8-bit manipulation instruction, do not change the set values of the CK2 to CK0 bits. - 3. When the external clock is used, set the MFRC bit to "1" so as not to use the internal feedback resistor. Remark x: don't care ### (a) Example of setting main clock operation → subclock operation <1> CK3 bit $\leftarrow$ 1: Use of a bit manipulation instruction is recommended. Do not change the CK2 to CK0 bits. <2> Subclock operation: Read the CLS bit to check if subclock operation has started. It takes the following time after the CK3 bit is set until subclock operation is started. Max.: 1/fxT (1/subclock frequency) <3> MCK bit $\leftarrow$ 1: Set the MCK bit to 1 only when stopping the main clock. - Cautions 1. When stopping the main clock, stop the PLL. Also stop the operations of the on-chip peripheral functions operating with the main clock. - 2. If the following conditions are not satisfied, change the CK2 to CK0 bits so that the conditions are satisfied, then change to the subclock operation mode. Internal system clock (fclk) > Subclock (fxT: 32.768 kHz) × 4 Remark Internal system clock (fclk): Clock generated from the main clock (fxx) by setting bits CK2 to CK0 #### [Description example] ``` _DMA_DISABLE: -- DMA operation disabled. n = 0 to 3 clrl 0, DCHCn[r0] <1> _SET_SUB_RUN : st.b r0, PRCMD[r0] 3, PCC[r0] set1 -- CK3 bit ← 1 <2> _CHECK_CLS : -- Wait until subclock operation starts. tst1 4, PCC[r0] bz _CHECK_CLS <3> _STOP_MAIN_CLOCK : st.b r0, PRCMD[r0] set1 6, PCC[r0] -- MCK bit ← 1, main clock is stopped. _DMA_ENABLE: -- DMA operation enabled. n = 0 to 3 setl 0, DCHCn[r0] ``` **Remark** The description above is simply an example. Note that in <2> above, the CLS bit is read in a closed loop. ### (b) Example of setting subclock operation → main clock operation - <1> MCK bit ← 0: Main clock starts oscillating - <2> Insert waits by the program and wait until the oscillation stabilization time of the main clock elapses. - <3> CK3 bit ← 0: Use of a bit manipulation instruction is recommended. Do not change the CK2 to CK0 bits. <4> Main clock operation: It takes the following time after the CK3 bit is set until main clock operation is started. Max.: 1/fxT (1/subclock frequency) Therefore, insert one NOP instruction immediately after setting the CK3 bit to 0 or read the CLS bit to check if main clock operation has started. Caution Enable operation of the on-chip peripheral functions operating with the main clock only after the oscillation of the main clock stabilizes. If their operations are enabled before the lapse of the oscillation stabilization time, a malfunction may occur. ### [Description example] ``` _DMA_DISABLE: clrl 0, DCHCn[r0] -- DMA operation disabled. n = 0 to 3 <1> _START_MAIN_OSC : -- Release of protection of special registers st.b r0, PRCMD[r0] -- Main clock starts oscillating. clr1 6, PCC[r0] <2> movea 0x55, r0, r11 -- Wait for oscillation stabilization time. _WAIT_OST : nop nop nop addi -1, r11, r11 cmp r0, r11 bne _WAIT_OST <3> st.b r0, PRCMD[r0] -- CK3 ← 0 clr1 3, PCC[r0] <4> _CHECK_CLS : -- Wait until main clock operation starts. tst1 4, PCC[r0] bnz _CHECK_CLS _DMA_ENABLE: 0, DCHCn[r0] -- DMA operation enabled. n = 0 to 3 setl ``` **Remark** The description above is simply an example. Note that in <4> above, the CLS bit is read in a closed loop. #### (2) Internal oscillation mode register (RCM) The RCM register is an 8-bit register that sets the operation mode of the internal oscillator. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | RSTOP | Oscillation/stop of internal oscillator | |-------|-----------------------------------------| | 0 | Internal oscillator oscillation | | 1 | Internal oscillator stopped | Cautions 1. The internal oscillator cannot be stopped while the CPU is operating on the internal oscillation clock (CCLS.CCLSF bit = 1). Do not set the RSTOP bit to 1. 2. The internal oscillator oscillates if the CCLS.CCLSF bit is set to 1 (when WDT overflow occurs during oscillation stabilization) even when the RSTOP bit is set to 1. At this time, the RSTOP bit remains being set to 1. #### (3) CPU operation clock status register (CCLS) The CCLS register indicates the status of the CPU operation clock. This register is read-only, in 8-bit or 1-bit units. Reset sets this register to 00H. | After res | et: 00H <sup>Note</sup> | R | Address: | FFFFF82E | ĒΗ | | | | |-----------|-------------------------|---|----------|----------|----|---|---|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CCLS | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CCLSF | | CCLSF | CPU operation clock status | |-------|------------------------------------------------------------| | 0 | Operating on main clock (fx) or subclock (fxт). | | 1 | Operating on internal oscillation clock (f <sub>R</sub> ). | **Note** If WDT overflow occurs during oscillation stabilization after a reset is released, the CCLSF bit is set to 1 and the reset value is 01H. #### 6.4 Operation #### 6.4.1 Operation of each clock The following table shows the operation status of each clock. Table 6-1. Operation Status of Each Clock | Register Setting and | | | | Р | CC Regist | er | | | | |-------------------------------------|--------------------------|----------------------------------------|--------------|-------------------------|--------------|-----------------------------|------------------|-----------------------------|------------------| | Operation Status | CLK Bit = 0, MCK Bit = 0 | | | | | CLS Bit = 1,<br>MCK Bit = 0 | | CLS Bit = 1,<br>MCK Bit = 1 | | | Toward Clark | During<br>Reset | During<br>Oscillation<br>Stabilization | HALT<br>Mode | IDLE1,<br>IDLE2<br>Mode | STOP<br>Mode | Subclock<br>Mode | Sub-IDLE<br>Mode | Subclock<br>Mode | Sub-IDLE<br>Mode | | Target Clock | | Time Count | | | | | | | | | Main clock oscillator (fx) | × | 0 | 0 | 0 | × | 0 | 0 | × | × | | Subclock oscillator (fxT) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CPU clock (fcpu) | × | × | × | × | × | 0 | × | 0 | × | | Internal system clock (fclk) | × | × | 0 | × | × | 0 | × | 0 | × | | Main clock (in PLL mode, fxx) | × | O <sup>Note</sup> | 0 | × | × | 0 | 0 | × | × | | Peripheral clock (fxx to fxx/1,024) | × | × | 0 | × | × | 0 | × | × | × | | WT clock (main) | × | 0 | 0 | 0 | × | 0 | 0 | × | × | | WT clock (sub) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | WDT2 clock (internal oscillation) | × | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | WDT2 clock (main) | × | × | 0 | × | × | 0 | × | × | × | | WDT2 clock (sub) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Note Lockup time **Remark** O: Operable ×: Stopped # 6.4.2 Clock output function The clock output function is used to output the internal system clock (fcLk) from the CLKOUT pin. The internal system clock (fclk) is selected by using the PCC.CK3 to PCC.CK0 bits. The CLKOUT pin functions alternately as the PCM1 pin and functions as a clock output pin if so specified by the control register of port CM. The status of the CLKOUT pin is the same as the internal system clock in Table 6-1 and the pin can output the clock when it is in the operable status. It outputs a low level in the stopped status. However, the CLKOUT pin is in the port mode (PCM1 pin: input mode) after reset and until it is set in the output mode. Therefore, the status of the pin is Hi-Z. #### 6.5 PLL Function #### 6.5.1 Overview In the V850ES/JF3-L, an operating clock that is 4 times higher than the oscillation frequency output by the PLL function or the clock-through mode can be selected as the operating clock of the CPU and on-chip peripheral functions. When PLL function is used: Input clock = 2.5 to 5 MHz (output: 10 to 20 MHz) Clock-through mode: Input clock = 2.5 to 10 MHz (output: 2.5 to 10 MHz) #### 6.5.2 Registers # (1) PLL control register (PLLCTL) The PLLCTL register is an 8-bit register that controls the PLL function. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 01H. | After reset: 01H R/W | | | Address: | FFFFF82C | CH | | | | |----------------------|---|---|----------|----------|----|---|--------|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | <1> | <0> | | PLLCTL | 0 | 0 | 0 | 0 | 0 | 0 | SELPLL | PLLON | | PLLON | PLL operation stop register | |-------|---------------------------------------------------------------------------------------------------| | 0 | PLL stopped | | 1 | PLL operating (After PLL operation starts, a lockup time is required for frequency stabilization) | | SELPLL | CPU operation clock selection register | |--------|----------------------------------------| | 0 | Clock-through mode | | 1 | PLL mode | - Cautions 1. When the PLLON bit is cleared to 0, the SELPLL bit is automatically cleared to 0 (clock-through mode). - 2. The SELPLL bit can be set to 1 only when the PLL clock frequency is stabilized. If not (unlocked), "0" is written to the SELPLL bit if data is written to it. #### (2) Clock control register (CKC) The CKC register is a special register. Data can be written to this register only in a combination of specific sequence (see 3.4.7 Special registers). The CKC register controls the internal system clock in the PLL mode. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 0AH. | CKDIV0 | Internal system clock (fxx) in PLL mode | |--------|---------------------------------------------------------------------| | 0 | $f_{xx} = 4 \times f_x$ ( $f_x = 2.5 \text{ to } 5.0 \text{ MHz}$ ) | | 1 | Setting prohibited | - Cautions 1. The PLL mode cannot be used at $f_X = 5.0$ to 10.0 MHz. - 2. Be sure to set bits 3 and 1 to "1" and clear bits 7 to 4, 2, and 0 to "0". - 3. Be sure to set the CKC register to 0AH otherwise, the operation is not guaranteed. **Remark** Both the CPU clock and peripheral clock are divided by the CKC register, but only the CPU clock is divided by the PCC register. #### (3) Lock register (LOCKR) Phase lock occurs at a given frequency following power application or immediately after the STOP mode is released, and the time required for stabilization is the lockup time (frequency stabilization time). This state until stabilization is called the lockup status, and the stabilized state is called the locked status. The LOCKR register includes a LOCK bit that reflects the PLL frequency stabilization status. This register is read-only, in 8-bit or 1-bit units. Reset sets this register to 00H. | After reset: 00H R | | R A | ddress: FF | FFF824H | | | | | |--------------------|---|-----|------------|---------|---|---|---|------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | <0> | | LOCKR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LOCK | | LOCK | PLL lock status check | |------|-----------------------| | 0 | Locked status | | 1 | Unlocked status | Caution The LOCK register does not reflect the lock status of the PLL in real time. The set/clear conditions are as follows. #### [Set conditions] - Upon system reset<sup>Note</sup> - In IDLE2 or STOP mode - Upon setting of PLL stop (clearing of PLLCTL.PLLON bit to 0) - Upon stopping main clock and using CPU with subclock (setting of PCC.CK3 bit to 1 and setting of PCC.MCK bit to 1) **Note** This register is set to 01H by reset and cleared to 00H after the reset has been released and the oscillation stabilization time has elapsed. #### [Clear conditions] - Upon overflow of oscillation stabilization time following reset release (OSTS register default time (see 21.2 (3) Oscillation stabilization time select register (OSTS))) - Upon oscillation stabilization timer overflow (time set by OSTS register) following STOP mode release, when the STOP mode was set in the PLL operating status - Upon PLL lockup time timer overflow (time set by PLLS register) when the PLLCTL.PLLON bit is changed from 0 to 1 - After the setup time inserted upon release of the IDLE2 mode is released (time set by the OSTS register) when the IDLE2 mode is set during PLL operation. # (4) PLL lockup time specification register (PLLS) The PLLS register is an 8-bit register used to select the PLL lockup time when the PLLCTL.PLLON bit is changed from 0 to 1. This register can be read or written in 8-bit units. Reset sets this register to 03H. | PLLS1 | PLLS0 | Selection of PLL lockup time | |-------|-------|-------------------------------------| | 0 | 0 | 2 <sup>10</sup> /fx | | 0 | 1 | 2 <sup>11</sup> fx | | 1 | 0 | 2 <sup>12</sup> /fx | | 1 | 1 | 2 <sup>13</sup> /fx (default value) | Cautions 1. Set so that the lockup time is 800 $\mu s$ or longer. 2. Do not change the PLLS register setting during the lockup period. #### 6.5.3 Usage #### (1) When PLL is used - After the reset signal has been released, the PLL operates (PLLCTL.PLLON bit = 1), but because the default mode is the clock-through mode (PLLCTL.SELPLL bit = 0), select the PLL mode (SELPLL bit = 1). - To enable PLL operation, first set the PLLON bit to 1, and then set the SELPLL bit to 1 after the LOCKR.LOCK bit = 0. To stop the PLL, first select the clock-through mode (SELPLL bit = 0), wait for 8 clocks or more, and then stop the PLL (PLLON bit = 0). - The PLL stops during transition to the IDLE2 or STOP mode regardless of the setting and is restored from the IDLE2 or STOP mode to the status before transition. The time required for restoration is as follows. - (a) When transiting to the IDLE2 or STOP mode from the clock through mode - STOP mode: Set the OSTS register so that the oscillation stabilization time is 1 ms (min.) or longer. - IDLE2 mode: Set the OSTS register so that the setup time is 350 $\mu$ s (min.) or longer. - (b) When transiting to the IDLE 2 or STOP mode while remaining in the PLL operation mode - STOP mode: Set the OSTS register so that the oscillation stabilization time is 1 ms (min.) or longer. - IDLE2 mode: Set the OSTS register so that the setup time is 800 $\mu s$ (min.) or longer. When transiting to the IDLE1 mode, the PLL does not stop. Stop the PLL if necessary. # (2) When PLL is not used • The clock-through mode (SELPLL bit = 0) is selected after the reset signal has been released, but the PLL is operating (PLLON bit = 1) and must therefore be stopped (PLLON bit = 0). The times required for returning from the IDLE2 or STOP mode are as follows. - STOP mode: Set the OSTS register so that the oscillation stabilization time is 1 ms (min.) or longer. - IDLE2 mode: Set the OSTS register so that the setup time is 350 $\mu$ s (min.) or longer. # CHAPTER 7 16-BIT TIMER/EVENT COUNTER P (TMP) Timer P (TMP) is a 16-bit timer/event counter. The V850ES/JF3-L has eight timer/event counter channels, TMP0 to TMP2 and TMP5. #### 7.1 Overview An outline of TMPn is shown below. | • | Clock selection: | 8 ways | |---|--------------------------------------------------|--------| | • | Capture/trigger input pins: | 2 | | • | External event count input pins: | 1 | | • | External trigger input pins: | 1 | | • | Timer/counters: | 1 | | • | Capture/compare registers: | 2 | | • | Capture/compare match interrupt request signals: | 2 | | • | Timer output pins: | 2 | | | | | **Remark** n = 0 to 2, 5 #### 7.2 Functions TMPn has the following functions. - Interval timer - External event counter - External trigger pulse output - One-shot pulse output - PWM output - Free-running timer - Pulse width measurement **Remark** n = 0 to 2, 5 # 7.3 Configuration TMPn includes the following hardware. Table 7-1. Configuration of TMPn | Item | Configuration | |-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | Timer register | 16-bit counter | | Registers | TMPn capture/compare registers 0, 1 (TPnCCR0, TPnCCR1) TMPn counter read buffer register (TPnCNT) CCR0, CCR1 buffer registers | | Timer inputs | 2 (TIPn0 <sup>Note 1</sup> , TIPn1 pins) | | Timer outputs | 2 (TOPn0, TOPn1 pins) | | Control registers <sup>Note 2</sup> | TMPn control registers 0, 1 (TPnCTL0, TPnCTL1) TMPn I/O control registers 0 to 2 (TPnIOC0 to TPnIOC2) TMPn option register 0 (TPnOPT0) | - **Notes 1.** The TIPn0 pin functions alternately as a capture trigger input signal, external event count input signal, and external trigger input signal. - 2. When using the functions of the TIPn0, TIPn1, TOPn0, and TOPn1 pins, see Table 4-15 Settings When Port Pins Are Used for Alternate Functions. **Remark** n = 0 to 2, 5 Figure 7-1. Block Diagram of TMPn #### (1) 16-bit counter This 16-bit counter can count internal clocks or external events. The count value of this counter can be read by using the TPnCNT register. When the TPnCTL0.TPnCE bit = 0, the value of the 16-bit counter is FFFFH. If the TPnCNT register is read at this time, 0000H is read. Reset sets the TPnCE bit to 0. Therefore, the 16-bit counter is set to FFFFH. #### (2) CCR0 buffer register This is a 16-bit compare register that compares the count value of the 16-bit counter. When the TPnCCR0 register is used as a compare register, the value written to the TPnCCR0 register is transferred to the CCR0 buffer register. When the count value of the 16-bit counter matches the value of the CCR0 buffer register, a compare match interrupt request signal (INTTPnCC0) is generated. The CCR0 buffer register cannot be read or written directly. The CCR0 buffer register is cleared to 0000H after reset, as the TPnCCR0 register is cleared to 0000H. #### (3) CCR1 buffer register This is a 16-bit compare register that compares the count value of the 16-bit counter. When the TPnCCR1 register is used as a compare register, the value written to the TPnCCR1 register is transferred to the CCR1 buffer register. When the count value of the 16-bit counter matches the value of the CCR1 buffer register, a compare match interrupt request signal (INTTPnCC1) is generated. The CCR1 buffer register cannot be read or written directly. The CCR1 buffer register is cleared to 0000H after reset, as the TPnCCR1 register is cleared to 0000H. #### (4) Edge detector This circuit detects the valid edges input to the TIPn0 and TIPn1 pins. No edge, rising edge, falling edge, or both the rising and falling edges can be selected as the valid edge by using the TPnIOC1 and TPnIOC2 registers. #### (5) Output controller This circuit controls the output of the TOPn0 and TOPn1 pins. The output controller is controlled by the TPnIOC0 register. # (6) Selector This selector selects the count clock for the 16-bit counter. Eight types of internal clocks or an external event can be selected as the count clock. # 7.4 Registers The registers that control TMPn are as follows. - TMPn control register 0 (TPnCTL0) - TMPn control register 1 (TPnCTL1) - TMPn I/O control register 0 (TPnIOC0) - TMPn I/O control register 1 (TPnIOC1) - TMPn I/O control register 2 (TPnIOC2) - TMPn option register 0 (TPnOPT0) - TMPn capture/compare register 0 (TPnCCR0) - TMPn capture/compare register 1 (TPnCCR1) - TMPn counter read buffer register (TPnCNT) - Remarks 1. When using the functions of the TIPn0, TIPn1,TOPn0, and TOPn1 pins, see Table 4-15 Settings When Port Pins Are Used for Alternate Functions. - **2.** n = 0 to 2, 5 #### (1) TMPn control register 0 (TPnCTL0) The TPnCTL0 register is an 8-bit register that controls the operation of TMPn. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. The same value can always be written to the TPnCTL0 register by software. After reset: 00H R/W Address: TP0CTL0 FFFF590H, TP1CTL0 FFFF5A0H, TP2CTL0 FFFF5B0H, TP5CTL0 FFFF5E0H TPnCTL0 (n = 0 to 2, 5) | <7> | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|---|---------|---------|---------| | TPnCE | 0 | 0 | 0 | 0 | TPnCKS2 | TPnCKS1 | TPnCKS0 | | TPnCE | TMPn operation control | | | | | |-------|-----------------------------------------------------------|--|--|--|--| | 0 | TMPn operation disabled (TMPn reset asynchronously Note). | | | | | | 1 | TMPn operation enabled. TMPn operation started. | | | | | | TPnCKS2 | TPnCKS1 | TPnCKS0 | Internal count clock selection | | | |---------|---------|---------|--------------------------------|----------|--| | | | | n = 0, 2 | n = 1, 5 | | | 0 | 0 | 0 | fxx | | | | 0 | 0 | 1 | fxx/2 | | | | 0 | 1 | 0 | fxx/4 | | | | 0 | 1 | 1 | fxx/8 | | | | 1 | 0 | 0 | fxx/16 | | | | 1 | 0 | 1 | fxx/32 | | | | 1 | 1 | 0 | fxx/64 | fxx/256 | | | 1 | 1 | 1 | fxx/128 | fxx/512 | | Note TPnOPT0.TPnOVF bit, 16-bit counter, timer output (TOPn0, TOPn1 pins) Cautions 1. Set the TPnCKS2 to TPnCKS0 bits when the TPnCE bit = 0. When the value of the TPnCE bit is changed from 0 to 1, the TPnCKS2 to TPnCKS0 bits can be set simultaneously. 2. Be sure to clear bits 3 to 6 to "0". Remark fxx: Main clock frequency # (2) TMPn control register 1 (TPnCTL1) The TPnCTL1 register is an 8-bit register that controls the operation of TMPn. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. After reset: 00H R/W Address: TP0CTL1 FFFFF591H, TP1CTL1 FFFFF5A1H, TP2CTL1 FFFFF5B1H, TP5CTL1 FFFFF5E1H TPnCTL1 (n = 0 to 2, 5) | 7 | <6> | <5> | 4 | 3 | 2 | 1 | 0 | |---|--------|--------|---|---|--------|--------|--------| | 0 | TPnEST | TPnEEE | 0 | 0 | TPnMD2 | TPnMD1 | TPnMD0 | | TPnEST | Software trigger control | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | <del>-</del> | | 1 | Generate a valid signal for external trigger input. In one-shot pulse output mode: A one-shot pulse is output with writing 1 to the TPnEST bit as the trigger. In external trigger pulse output mode: A PWM waveform is output with writing 1 to the TPnEST bit as the trigger. | | TPnEEE | Count clock selection | |--------|-------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Disable operation with external event count input. (Perform counting with the count clock selected by the TPnCTL0.TPnCK0 to TPnCK2 bits.) | | 1 | Enable operation with external event count input. (Perform counting at the valid edge of the external event count input signal.) | The TPnEEE bit selects whether counting is performed with the internal count clock or the valid edge of the external event count input. | | _ | | | |--------|--------|--------|------------------------------------| | TPnMD2 | TPnMD1 | TPnMD0 | Timer mode selection | | 0 | 0 | 0 | Interval timer mode | | 0 | 0 | 1 | External event count mode | | 0 | 1 | 0 | External trigger pulse output mode | | 0 | 1 | 1 | One-shot pulse output mode | | 1 | 0 | 0 | PWM output mode | | 1 | 0 | 1 | Free-running timer mode | | 1 | 1 | 0 | Pulse width measurement mode | | 1 | 1 | 1 | Setting prohibited | - Cautions 1. The TPnEST bit is valid only in the external trigger pulse output mode or the one-shot pulse output mode. In any other mode, writing 1 to this bit is ignored. - 2. External event count input is selected in the external event count mode regardless of the value of the TPnEEE bit. - 3. Set the TPnEEE and TPnMD2 to TPnMD0 bits when the TPnCTL0.TPnCE bit = 0. (The same value can be written when the TPnCE bit = 1.) The operation is not guaranteed when rewriting is performed with the TPnCE bit = 1. If rewriting was mistakenly performed, clear the TPnCE bit to 0 and then set the bits again. - 4. Be sure to clear bits 3, 4, and 7 to "0". #### (3) TMPn I/O control register 0 (TPnIOC0) The TPnIOC0 register is an 8-bit register that controls the timer output (TOPn0, TOPn1 pins). This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. R/W Address: TP0IOC0 FFFFF592H, TP1IOC0 FFFFF5A2H, After reset: 00H TP2IOC0 FFFF5B2H, TP5IOC0 FFFF5E2H TPnIOC0 (n = 0 to 2, 5) | 7 | 6 | 5 | 4 | 3 | <2> | 1 | <0> | |---|---|---|---|--------|--------|--------|--------| | 0 | 0 | 0 | 0 | TPnOL1 | TPnOE1 | TPnOL0 | TPnOE0 | | TPnOL1 | TOPn1 pin output level setting <sup>Note</sup> | |--------|------------------------------------------------| | 0 | TOPn1 pin starts output at high level | | 1 | TOPn1 pin starts output at low level | | TPnOE1 | TOPn1 pin output setting | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Timer output disabled • When TPnOL1 bit = 0: Low level is output from the TOPn1 pin • When TPnOL1 bit = 1: High level is output from the TOPn1 pin | | 1 | Timer output enabled (a square wave is output from the TOPn1 pin). | | TPnOL0 | TOPn0 pin output level setting <sup>Note</sup> | | | | |--------|------------------------------------------------|--|--|--| | 0 | TOPn0 pin starts output at high level | | | | | 1 | TOPn0 pin starts output at low level | | | | | TPnOE0 | TOPn0 pin output setting | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Timer output disabled • When TPnOL0 bit = 0: Low level is output from the TOPn0 pin • When TPnOL0 bit = 1: High level is output from the TOPn0 pin | | 1 | Timer output enabled (a square wave is output from the TOPn0 pin). | Note The output level of the timer output pin (TOPnm) specified by the TPnOLm bit is shown below (m = 0, 1). • When TPnOLm bit = 0 • When TPnOLm bit = 1 - 16-bit counter TPnCE bit TOPnm output pin \_\_\_\_ TOPnm output pin - Cautions 1. Rewrite the TPnOL1, TPnOE1, TPnOL0, and TPnOE0 bits when the TPnCTL0.TPnCE bit = 0. (The same value can be written when the TPnCE bit = 1.) If rewriting was mistakenly performed, clear the TPnCE bit to 0 and then set the bits again. - 2. Even if the TPnOLm bit is manipulated when the TPnCE and TPnOEm bits are 0, the TOPnm pin output level varies (m = 0, 1). #### (4) TMPn I/O control register 1 (TPnIOC1) The TPnIOC1 register is an 8-bit register that controls the valid edge of the capture trigger input signals (TIPn0, TIPn1 pins). This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. After reset: 00H R/W Address: TP0IOC1 FFFFF593H, TP1IOC1 FFFFF5A3H, TP2IOC1 FFFF5B3H, TP5IOC1 FFFF5E3H TPnIOC1 (n = 0 to 2, 5) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|--------|--------|--------|--------| | 0 | 0 | 0 | 0 | TPnIS3 | TPnIS2 | TPnIS1 | TPnIS0 | | TPnIS3 | TPnIS2 | Capture trigger input signal (TIPn1 pin) valid edge setting | |--------|--------|-------------------------------------------------------------| | 0 | 0 | No edge detection (capture operation invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | | TPnIS1 | TPnIS0 | Capture trigger input signal (TIPn0 pin) valid edge setting | |--------|--------|-------------------------------------------------------------| | 0 | 0 | No edge detection (capture operation invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | - Cautions 1. Rewrite the TPnIS3 to TPnIS0 bits when TPnCTL0.TPnCE bit = 0. (The same value can be written when the TPnCE bit = 1.) If rewriting was mistakenly performed, clear the TPnCE bit to 0 and then set the bits again. - 2. The TPnIS3 to TPnIS0 bits are valid only in the freerunning timer mode and the pulse width measurement mode. In all other modes, a capture operation is not possible. #### (5) TMPn I/O control register 2 (TPnIOC2) The TPnIOC2 register is an 8-bit register that controls the valid edge of the external event count input signal (TIPn0 pin) and external trigger input signal (TIPn0 pin). This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | After reset: 00H | R/W | Address: | TP0IOC2 FFFFF594H, TP1IOC2 FFFFF5A4H, | |------------------|-----|----------|---------------------------------------| | | | | TP2IOC2 FFFFF5B4H, TP5IOC2 FFFFF5E4H | TPnIOC2 (n = 0 to 2, 5) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---------|---------|---------|---------| | 0 | 0 | 0 | 0 | TPnEES1 | TPnEES0 | TPnETS1 | TPnETS0 | | TPnEES1 | TPnEES0 | External event count input signal (TIPn0 pin) valid edge setting | |---------|---------|------------------------------------------------------------------| | 0 | 0 | No edge detection (external event count invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | | TPnETS1 | TPnETS0 | External trigger input signal (TIPn0 pin) valid edge setting | |---------|---------|--------------------------------------------------------------| | 0 | 0 | No edge detection (external trigger invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | # Cautions 1. Rewrite the TPnEES1, TPnEES0, TPnETS1, and TPnETS0 bits when the TPnCTL0.TPnCE bit = 0. (The same value can be written when the TPnCE bit = 1.) If rewriting was mistakenly performed, clear the TPnCE bit to 0 and then set the bits again. - The TPnEES1 and TPnEES0 bits are valid only when the TPnCTL1.TPnEEE bit = 1 or when the external event count mode (TPnCTL1.TPnMD2 to TPnCTL1.TPnMD0 bits = 001) has been set. - The TPnETS1 and TPnETS0 bits are valid only when the external trigger pulse output mode (TPnCTL1.TPnMD2 to TPnCTL1.TPnMD0 bits = 010) or the one-shot pulse output mode (TPnCTL1.TPnMD2 to TPnCTL1.TPnMD0 = 011) is set. #### (6) TMPn option register 0 (TPnOPT0) The TPnOPT0 register is an 8-bit register used to set the capture/compare operation and detect an overflow. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. After reset: 00H R/W Address: TP0OPT0 FFFF595H, TP1OPT0 FFFF5A5H, TP2OPT0 FFFF5B5H, TP5OPT0 FFFF5E5H TPnOPT0 (n = 0 to 2, 5) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | <0> | |---|---|---------|---------|---|---|---|--------| | 0 | 0 | TPnCCS1 | TPnCCS0 | 0 | 0 | 0 | TPnOVF | | TPnCCS1 | TPnCCR1 register capture/compare selection | | | | |---------|-----------------------------------------------------------------------|--|--|--| | 0 | Compare register selected | | | | | 1 | Capture register selected | | | | | The TPn | The TPnCCS1 bit setting is valid only in the free-running timer mode. | | | | | TPnCCS0 | TPnCCR0 register capture/compare selection | | | | |---------|-----------------------------------------------------------------------|--|--|--| | 0 | Compare register selected | | | | | 1 | Capture register selected | | | | | The TPn | The TPnCCS0 bit setting is valid only in the free-running timer mode. | | | | | TPnOVF | TMPn overflow detection flag | |-----------|-----------------------------------------------| | Set (1) | Overflow occurred | | Reset (0) | TPnOVF bit 0 written or TPnCTL0.TPnCE bit = 0 | - The TPnOVF bit is set when the 16-bit counter count value overflows from FFFFH to 0000H in the free-running timer mode or the pulse width measurement mode. - An interrupt request signal (INTTPnOV) is generated at the same time that the TPnOVF bit is set to 1. The INTTPnOV signal is not generated in modes other than the free-running timer mode and the pulse width measurement mode. - The TPnOVF bit is not cleared even when the TPnOVF bit or the TPnOPT0 register are read when the TPnOVF bit = 1. - The TPnOVF bit can be both read and written, but the TPnOVF bit cannot be set to 1 by software. Writing 1 has no influence on the operation of TMPn. Cautions 1. Rewrite the TPnCCS1 and TPnCCS0 bits when the TPnCE bit = 0. (The same value can be written when the TPnCE bit = 1.) If rewriting was mistakenly performed, clear the TPnCE bit to 0 and then set the bits again. 2. Be sure to clear bits 1 to 3, 6, and 7 to "0". #### (7) TMPn capture/compare register 0 (TPnCCR0) The TPnCCR0 register can be used as a capture register or a compare register depending on the mode. This register can be used as a capture register or a compare register only in the free-running timer mode, depending on the setting of the TPnOPT0.TPnCCS0 bit. In the pulse width measurement mode, the TPnCCR0 register can be used only as a capture register. In any other mode, this register can be used only as a compare register. The TPnCCR0 register can be read or written during operation. This register can be read or written in 16-bit units. Reset sets this register to 0000H. # Caution Accessing the TPnCCR0 register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock #### (a) Function as compare register The TPnCCR0 register can be rewritten even when the TPnCTL0.TPnCE bit = 1. The set value of the TPnCCR0 register is transferred to the CCR0 buffer register. When the value of the 16-bit counter matches the value of the CCR0 buffer register, a compare match interrupt request signal (INTTPnCC0) is generated. If TOPn0 pin output is enabled at this time, the output of the TOPn0 pin is inverted. When the TPnCCR0 register is used as a cycle register in the interval timer mode, external event count mode, external trigger pulse output mode, one-shot pulse output mode, or PWM output mode, the value of the 16-bit counter is cleared (0000H) if its count value matches the value of the CCR0 buffer register. #### (b) Function as capture register When the TPnCCR0 register is used as a capture register in the free-running timer mode, the count value of the 16-bit counter is stored in the TPnCCR0 register if the valid edge of the capture trigger input pin (TIPn0 pin) is detected. In the pulse-width measurement mode, the count value of the 16-bit counter is stored in the TPnCCR0 register and the 16-bit counter is cleared (0000H) if the valid edge of the capture trigger input pin (TIPn0) is detected. Even if the capture operation and reading the TPnCCR0 register conflict, the correct value of the TPnCCR0 register can be read. The following table shows the functions of the capture/compare register in each mode, and how to write data to the compare register. Table 7-2. Function of Capture/Compare Register in Each Mode and How to Write Compare Register | Operation Mode | Capture/Compare Register How to Write Compare Reg | | | |-------------------------------|---------------------------------------------------|-----------------|--| | Interval timer | Compare register | Anytime write | | | External event counter | Compare register | r Anytime write | | | External trigger pulse output | Compare register | Batch write | | | One-shot pulse output | Compare register | Anytime write | | | PWM output | Compare register | Batch write | | | Free-running timer | Capture/compare register | Anytime write | | | Pulse width measurement | Capture register | - | | #### (8) TMPn capture/compare register 1 (TPnCCR1) The TPnCCR1 register can be used as a capture register or a compare register depending on the mode. This register can be used as a capture register or a compare register only in the free-running timer mode, depending on the setting of the TPnOPT0.TPnCCS1 bit. In the pulse width measurement mode, the TPnCCR1 register can be used only as a capture register. In any other mode, this register can be used only as a compare register. The TPnCCR1 register can be read or written during operation. This register can be read or written in 16-bit units. Reset sets this register to 0000H. Caution Accessing the TPnCCR1 register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock #### (a) Function as compare register The TPnCCR1 register can be rewritten even when the TPnCTL0.TPnCE bit = 1. The set value of the TPnCCR1 register is transferred to the CCR1 buffer register. When the value of the 16-bit counter matches the value of the CCR1 buffer register, a compare match interrupt request signal (INTTPnCC1) is generated. If TOPn1 pin output is enabled at this time, the output of the TOPn1 pin is inverted. #### (b) Function as capture register When the TPnCCR1 register is used as a capture register in the free-running timer mode, the count value of the 16-bit counter is stored in the TPnCCR1 register if the valid edge of the capture trigger input pin (TIPn1 pin) is detected. In the pulse-width measurement mode, the count value of the 16-bit counter is stored in the TPnCCR1 register and the 16-bit counter is cleared (0000H) if the valid edge of the capture trigger input pin (TIPn1) is detected. Even if the capture operation and reading the TPnCCR1 register conflict, the correct value of the TPnCCR1 register can be read. The following table shows the functions of the capture/compare register in each mode, and how to write data to the compare register. Table 7-3. Function of Capture/Compare Register in Each Mode and How to Write Compare Register | Operation Mode | Capture/Compare Register | How to Write Compare Register | | |-------------------------------|--------------------------|-------------------------------|--| | Interval timer | Compare register | Anytime write | | | External event counter | Compare register | Anytime write | | | External trigger pulse output | Compare register | Batch write | | | One-shot pulse output | Compare register | Anytime write | | | PWM output | Compare register | Batch write | | | Free-running timer | Capture/compare register | Anytime write | | | Pulse width measurement | Capture register | - | | #### (9) TMPn counter read buffer register (TPnCNT) The TPnCNT register is a read buffer register that can read the count value of the 16-bit counter. If this register is read when the TPnCTL0.TPnCE bit = 1, the count value of the 16-bit timer can be read. This register is read-only, in 16-bit units. The value of the TPnCNT register is cleared to 0000H when the TPnCE bit = 0. If the TPnCNT register is read at this time, the value of the 16-bit counter (FFFH) is not read, but 0000H is read. The value of the TPnCNT register is cleared to 0000H after reset, as the TPnCE bit is cleared to 0. Caution Accessing the TPnCNT register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock # 7.5 Operation TMPn can perform the following operations. | Operation | TPnCTL1.TPnEST Bit (Software Trigger Bit) | TIPn0 Pin<br>(External Trigger Input) | Capture/Compare<br>Register Setting | Compare Register<br>Write | |------------------------------------------------------|-------------------------------------------|---------------------------------------|-------------------------------------|---------------------------| | Interval timer mode | Invalid | Invalid | Compare only | Anytime write | | External event count mode <sup>Note 1</sup> | Invalid | Invalid | Compare only | Anytime write | | External trigger pulse output mode <sup>Note 2</sup> | Valid | Valid | Compare only | Batch write | | One-shot pulse output mode <sup>Note 2</sup> | Valid | Valid | Compare only | Anytime write | | PWM output mode | Invalid | Invalid | Compare only | Batch write | | Free-running timer mode | Invalid | Invalid | Switching enabled | Anytime write | | Pulse width measurement modeNote 2 | Invalid | Invalid | Capture only | Not applicable | - **Notes 1.** To use the external event count mode, specify that the valid edge of the TIPn0 pin capture trigger input is not detected (by clearing the TPnIOC1.TPnIS1 and TPnIOC1.TPnIS0 bits to "00"). - 2. When using the external trigger pulse output mode, one-shot pulse output mode, and pulse width measurement mode, select the internal clock as the count clock (by clearing the TPnCTL1.TPnEEE bit to 0). **Remark** n = 0 to 2, 5 #### 7.5.1 Interval timer mode (TPnMD2 to TPnMD0 bits = 000) In the interval timer mode, an interrupt request signal (INTTPnCC0) is generated at the specified interval if the TPnCTL0.TPnCE bit is set to 1. A square wave whose half cycle is equal to the interval can be output from the TOPn0 pin. Usually, the TPnCCR1 register is not used in the interval timer mode. Figure 7-2. Configuration of Interval Timer When the TPnCE bit is set to 1, the value of the 16-bit counter is cleared from FFFFH to 0000H in synchronization with the count clock, and the counter starts counting. At this time, the output of the TOPn0 pin is inverted. Additionally, the set value of the TPnCCR0 register is transferred to the CCR0 buffer register. When the count value of the 16-bit counter matches the value of the CCR0 buffer register, the 16-bit counter is cleared to 0000H, the output of the TOPn0 pin is inverted, and a compare match interrupt request signal (INTTPnCC0) is generated. The interval can be calculated by the following expression. Interval = (Set value of TPnCCR0 register + 1) × Count clock cycle **Remark** n = 0 to 2, 5 Figure 7-4. Register Setting for Interval Timer Mode Operation (1/2) (c) TMPn I/O control register 0 (TPnIOC0) TPnOL1 TPnOE1 TPnOL0 TPnOE0 TPnIOC0 0 0 0 0 0/1 0/1 0/1 0/1 0: Disable TOPn0 pin output 1: Enable TOPn0 pin output Setting of output level with operation of TOPn0 pin disabled 0: Low level 1: High level 0: Disable TOPn1 pin output 1: Enable TOPn1 pin output Setting of output level with operation of TOPn1 pin disabled 0: Low level 1: High level Figure 7-4. Register Setting for Interval Timer Mode Operation (2/2) ### (d) TMPn counter read buffer register (TPnCNT) By reading the TPnCNT register, the count value of the 16-bit counter can be read. #### (e) TMPn capture/compare register 0 (TPnCCR0) If the TPnCCR0 register is set to D<sub>0</sub>, the interval is as follows. $Interval = (D_0 + 1) \times Count \ clock \ cycle$ #### (f) TMPn capture/compare register 1 (TPnCCR1) Usually, the TPnCCR1 register is not used in the interval timer mode. However, the set value of the TPnCCR1 register is transferred to the CCR1 buffer register. A compare match interrupt request signal (INTTPnCC1) is generated when the count value of the 16-bit counter matches the value of the CCR1 buffer register. Therefore, mask the interrupt request by using the corresponding interrupt mask flag (TPnCCMK1). **Remarks 1.** TMPn I/O control register 1 (TPnIOC1), TMPn I/O control register 2 (TPnIOC2), and TMPn option register 0 (TPnOPT0) are not used in the interval timer mode. **2.** n = 0 to 2, 5 # (1) Interval timer mode operation flow Figure 7-5. Software Processing Flow in Interval Timer Mode # (2) Interval timer mode operation timing # (a) Operation if TPnCCR0 register is set to 0000H If the TPnCCR0 register is set to 0000H, the INTTPnCC0 signal is generated at each count clock of the second clock or later, and the output of the TOPn0 pin is inverted. The value of the 16-bit counter is always 0000H. #### (b) Operation if TPnCCR0 register is set to FFFFH If the TPnCCR0 register is set to FFFFH, the 16-bit counter counts up to FFFFH. The counter is cleared to 0000H in synchronization with the next count-up timing. The INTTPnCC0 signal is generated and the output of the TOPn0 pin is inverted. At this time, an overflow interrupt request signal (INTTPnOV) is not generated, nor is the overflow flag (TPnOPT0.TPnOVF bit) set to 1. #### (c) Notes on rewriting TPnCCR0 register To change the value of the TPnCCR0 register to a smaller value, stop counting once and then change the set value. If the value of the TPnCCR0 register is rewritten to a smaller value during counting, the 16-bit counter may overflow. If the value of the TPnCCR0 register is changed from $D_1$ to $D_2$ while the count value is greater than $D_2$ but less than $D_1$ , the count value is transferred to the CCR0 buffer register as soon as the TPnCCR0 register has been rewritten. Consequently, the value of the 16-bit counter that is compared is $D_2$ . Because the count value has already exceeded $D_2$ , however, the 16-bit counter counts up to FFFFH, overflows, and then counts up again from 0000H. When the count value matches $D_2$ , the INTTPnCC0 signal is generated and the output of the TOPn0 pin is inverted. Therefore, the INTTPnCC0 signal may not be generated at the interval time " $(D_1 + 1) \times$ Count clock cycle" or " $(D_2 + 1) \times$ Count clock cycle" originally expected, but may be generated at an interval of " $(10000H + D_2 + 1) \times$ Count clock period". # (d) Operation of TPnCCR1 register Figure 7-6. Configuration of TPnCCR1 Register If the set value of the TPnCCR1 register is less than the set value of the TPnCCR0 register, the INTTPnCC1 signal is generated once per cycle. At the same time, the output of the TOPn1 pin is inverted. The TOPn1 pin outputs a square wave with the same cycle as that output by the TOPn0 pin. Figure 7-7. Timing Chart When $D_{01} \ge D_{11}$ If the set value of the TPnCCR1 register is greater than the set value of the TPnCCR0 register, the count value of the 16-bit counter does not match the value of the TPnCCR1 register. Consequently, the INTTPnCC1 signal is not generated, nor is the output of the TOPn1 pin changed. Figure 7-8. Timing Chart When $D_{01} < D_{11}$ #### 7.5.2 External event count mode (TPnMD2 to TPnMD0 bits = 001) In the external event count mode, the valid edge of the external event count input is counted when the TPnCTL0.TPnCE bit is set to 1, and an interrupt request signal (INTTPnCC0) is generated each time the specified number of edges have been counted. The TOPn0 pin cannot be used. Usually, the TPnCCR1 register is not used in the external event count mode. Figure 7-9. Configuration in External Event Count Mode When the TPnCE bit is set to 1, the value of the 16-bit counter is cleared from FFFFH to 0000H. The counter counts each time the valid edge of external event count input is detected. Additionally, the set value of the TPnCCR0 register is transferred to the CCR0 buffer register. When the count value of the 16-bit counter matches the value of the CCR0 buffer register, the 16-bit counter is cleared to 0000H, and a compare match interrupt request signal (INTTPnCC0) is generated. The INTTPnCC0 signal is generated each time the valid edge of the external event count input has been detected (set value of TPnCCR0 register + 1) times. Figure 7-11. Register Setting for Operation in External Event Count Mode (1/2) #### Figure 7-11. Register Setting for Operation in External Event Count Mode (2/2) #### (f) TMPn capture/compare register 0 (TPnCCR0) If Do is set to the TPnCCR0 register, the counter is cleared and a compare match interrupt request signal (INTTPnCC0) is generated when the number of external event counts reaches (D<sub>0</sub> + 1). #### (g) TMPn capture/compare register 1 (TPnCCR1) Usually, the TPnCCR1 register is not used in the external event count mode. However, the set value of the TPnCCR1 register is transferred to the CCR1 buffer register. When the count value of the 16-bit counter matches the value of the CCR1 buffer register, a compare match interrupt request signal (INTTPnCC1) is generated. Therefore, mask the interrupt signal by using the interrupt mask flag (TPnCCMK1). Caution When an external clock is used as the count clock, the external clock can be input only from the TIPn0 pin. At this time, set the TPnIOC1.TPnIS1 and TPnIOC1.TPnIS0 bits to 00 (capture trigger input (TIPn0 pin): no edge detection). Remarks 1. TMPn I/O control register 1 (TPnIOC1) and TMPn option register 0 (TPnOPT0) are not used in the external event count mode. **2.** n = 0 to 2, 5 # (1) External event count mode operation flow Figure 7-12. Flow of Software Processing in External Event Count Mode #### (2) Operation timing in external event count mode Cautions 1. In the external event count mode, do not set the TPnCCR0 register to 0000H. 2. In the external event count mode, use of the timer output is disabled. If performing timer output using external event count input, set the interval timer mode, and select the operation enabled by the external event count input for the count clock (TPnCTL1.TPnMD2 to TPnCTL1.TPnMD0 bits = 000, TPnCTL1.TPnEEE bit = 1). #### (a) Operation if TPnCCR0 register is set to FFFFH If the TPnCCR0 register is set to FFFFH, the 16-bit counter counts to FFFFH each time the valid edge of the external event count signal has been detected. The 16-bit counter is cleared to 0000H in synchronization with the next count-up timing, and the INTTPnCC0 signal is generated. At this time, the TPnOPT0.TPnOVF bit is not set. #### (b) Notes on rewriting the TPnCCR0 register To change the value of the TPnCCR0 register to a smaller value, stop counting once and then change the set value. If the value of the TPnCCR0 register is rewritten to a smaller value during counting, the 16-bit counter may overflow. If the value of the TPnCCR0 register is changed from D<sub>1</sub> to D<sub>2</sub> while the count value is greater than D<sub>2</sub> but less than D<sub>1</sub>, the count value is transferred to the CCR0 buffer register as soon as the TPnCCR0 register has been rewritten. Consequently, the value that is compared with the 16-bit counter is D<sub>2</sub>. Because the count value has already exceeded $D_2$ , however, the 16-bit counter counts up to FFFFH, overflows, and then counts up again from 0000H. When the count value matches $D_2$ , the INTTPnCC0 signal is generated. Therefore, the INTTPnCC0 signal may not be generated at the valid edge count of " $(D_1 + 1)$ times" or " $(D_2 + 1)$ times" originally expected, but may be generated at the valid edge count of " $(10000H + D_2 + 1)$ times". # (c) Operation of TPnCCR1 register TPnCCR1 register CCR1 buffer register Match signal Clear INTTPnCC1 signal Clear Match signal TPnCE bit CCR0 buffer register TPnCCR0 register Remark n = 0 to 2, 5 Figure 7-13. Configuration of TPnCCR1 Register If the set value of the TPnCCR1 register is smaller than the set value of the TPnCCR0 register, the INTTPnCC1 signal is generated once per cycle. Figure 7-14. Timing Chart When D<sub>01</sub> ≥ D<sub>11</sub> If the set value of the TPnCCR1 register is greater than the set value of the TPnCCR0 register, the INTTPnCC1 signal is not generated because the count value of the 16-bit counter and the value of the TPnCCR1 register do not match. Figure 7-15. Timing Chart When $D_{01} < D_{11}$ # 7.5.3 External trigger pulse output mode (TPnMD2 to TPnMD0 bits = 010) In the external trigger pulse output mode, 16-bit timer/event counter P waits for a trigger when the TPnCTL0.TPnCE bit is set to 1. When the valid edge of an external trigger input signal is detected, 16-bit timer/event counter P starts counting, and outputs a PWM waveform from the TOPn1 pin. Pulses can also be output by generating a software trigger instead of using the external trigger. When using a software trigger, a square wave that has one cycle of the PWM waveform as half its cycle can also be output from the TOPn0 pin. Figure 7-16. Configuration in External Trigger Pulse Output Mode Figure 7-17. Basic Timing in External Trigger Pulse Output Mode 16-bit timer/event counter P waits for a trigger when the TPnCE bit is set to 1. When the trigger is generated, the 16-bit counter is cleared from FFFFH to 0000H, starts counting at the same time, and outputs a PWM waveform from the TOPn1 pin. If the trigger is generated again while the counter is operating, the counter is cleared to 0000H and restarted. (The output of the TOPn0 pin is inverted. The TOPn1 pin outputs a high-level regardless of the status (high/low) when a trigger occurs.) The active level width, cycle, and duty factor of the PWM waveform can be calculated as follows. Active level width = (Set value of TPnCCR1 register) × Count clock cycle Cycle = (Set value of TPnCCR0 register + 1) × Count clock cycle Duty factor = (Set value of TPnCCR1 register)/(Set value of TPnCCR0 register + 1) The compare match request signal INTTPnCC0 is generated when the 16-bit counter counts next time after its count value matches the value of the CCR0 buffer register, and the 16-bit counter is cleared to 0000H. The compare match interrupt request signal INTTPnCC1 is generated when the count value of the 16-bit counter matches the value of the CCR1 buffer register. The value set to the TPnCCRm register is transferred to the CCRm buffer register when the count value of the 16-bit counter matches the value of the CCRm buffer register and the 16-bit counter is cleared to 0000H. The valid edge of an external trigger input signal, or setting the software trigger (TPnCTL1.TPnEST bit) to 1 is used as the trigger. **Remark** n = 0 to 2, 5, m = 0, 1 (a) TMPn control register 0 (TPnCTL0) **TPnCE** TPnCKS2 TPnCKS1 TPnCKS0 TPnCTL0 0/1 0 0 0 0/1 0/1 0/1 Select count clock 0: Stop counting 1: Enable counting (b) TMPn control register 1 (TPnCTL1) TPnEST TPnEEE TPnMD2 TPnMD1 TPnMD0 TPnCTL1 0 0, 1, 0: External trigger pulse output mode 0: Operate on count clock selected by TPnCKS0 to TPnCKS2 bits Generate software trigger when 1 is written (c) TMPn I/O control register 0 (TPnIOC0) TPnOL1 TPnOE1 TPnOL0 TPnOE0 TPnIOC0 0 0 0/1 Note 0 0/1 0/1 0: Disable TOPn0 pin output 1: Enable TOPn0 pin output Settings of output level while operation of TOPn0 pin is disabled 0: Low level 1: High level 0: Disable TOPn1 pin output 1: Enable TOPn1 pin output Specifies active level of TOPn1 pin output 0: Active-high 1: Active-low • When TPnOL1 bit = 0 • When TPnOL1 bit = 1 16-bit counter 16-bit counter TOPn1 pin output TOPn1 pin output **Note** Clear this bit to 0 when the TOPn0 pin is not used in the external trigger pulse output mode. Figure 7-18. Setting of Registers in External Trigger Pulse Output Mode (1/2) Figure 7-18. Setting of Registers in External Trigger Pulse Output Mode (2/2) # (d) TMPn I/O control register 2 (TPnIOC2) TPnEES1 TPnEES0 TPnETS1 TPnETS0 TPnIOC2 0 0 0 0 0/1 0/1 0/1 0/1 Select valid edge of external trigger input Select valid edge of external event count input # (e) TMPn counter read buffer register (TPnCNT) The value of the 16-bit counter can be read by reading the TPnCNT register. # (f) TMPn capture/compare registers 0 and 1 (TPnCCR0 and TPnCCR1) If $D_0$ is set to the TPnCCR0 register and $D_1$ to the TPnCCR1 register, the cycle and active level of the PWM waveform are as follows. $$\label{eq:cycle} \begin{split} & \text{Cycle} = (D_0 + 1) \times \text{Count clock cycle} \\ & \text{Active level width} = D_1 \times \text{Count clock cycle} \end{split}$$ **Remarks 1.** TMPn I/O control register 1 (TPnIOC1) and TMPn option register 0 (TPnOPT0) are not used in the external trigger pulse output mode. **2.** n = 0 to 2, 5 # (1) Operation flow in external trigger pulse output mode Figure 7-19. Software Processing Flow in External Trigger Pulse Output Mode (1/2) <1> Count operation start flow <3> PnCCR0, TPnCCR1 register setting change flow Only writing of the TPnCCR1 register must be performed when START the set duty factor is changed. When the counter is cleared after Setting of TPnCCR1 register setting, the value of the TPnCCRm register is transferred to the CCRm buffer register. Initial setting of these Register initial setting registers is performed TPnCTL0 register before setting the (TPnCKS0 to TPnCKS2 bits) TPnCE bit to 1. TPnCTL1 register, TPnIOC0 register, TPnIOC2 register, TPnCCR0 register, TPnCCR1 register <4> PnCCR0, TPnCCR1 register setting change flow The TPnCKS0 to TPnCKS2 bits can be set at the same time TPnCE bit = 1 when counting is When the counter is enabled (TPnCE bit = 1). cleared after setting, Setting of TPnCCR0 register the value of the TPnCCRm Trigger wait status register is transferred to the CCRm buffer register. Setting of TPnCCR1 register <2> TPnCCR0 and TPnCCR1 register setting change flow <5> Count operation stop flow TPnCCR1 register write TPnCE bit = 0Counting is stopped. Setting of TPnCCR0 register processing is necessary only when the set cycle is changed. When the counter is STOP Setting of TPnCCR1 register cleared after setting, the value of the TPnCCRm register is transferred to the CCRm buffer register. **Remark** n = 0 to 2, 5m = 0, 1 Figure 7-19. Software Processing Flow in External Trigger Pulse Output Mode (2/2) # (2) External trigger pulse output mode operation timing # (a) Note on changing pulse width during operation To change the PWM waveform while the counter is operating, write the TPnCCR1 register last. Rewrite the TPnCCRm register after writing the TPnCCR1 register after the INTTPnCC0 signal is detected. In order to transfer data from the TPnCCRm register to the CCRm buffer register, the TPnCCR1 register must be written. To change both the cycle and active level width of the PWM waveform at this time, first set the cycle to the TPnCCR0 register and then set the active level width to the TPnCCR1 register. To change only the cycle of the PWM waveform, first set the cycle to the TPnCCR0 register, and then write the same value to the TPnCCR1 register. To change only the active level width (duty factor) of the PWM waveform, only the TPnCCR1 register has to be set. After data is written to the TPnCCR1 register, the value written to the TPnCCRm register is transferred to the CCRm buffer register in synchronization with clearing of the 16-bit counter, and is used as the value compared with the 16-bit counter. To write the TPnCCR0 or TPnCCR1 register again after writing the TPnCCR1 register once, do so after the INTTPnCC0 signal is generated. Otherwise, the value of the CCRm buffer register may become undefined because the timing of transferring data from the TPnCCRm register to the CCRm buffer register conflicts with writing the TPnCCRm register. **Remark** n = 0 to 2, 5 m = 0.1 #### (b) 0%/100% output of PWM waveform To output a 0% waveform, set the TPnCCR1 register to 0000H. If the set value of the TPnCCR0 register is FFFFH, the INTTPnCC1 signal is generated periodically. To output a 100% waveform, set a value of (set value of TPnCCR0 register + 1) to the TPnCCR1 register. If the set value of the TPnCCR0 register is FFFFH, 100% output cannot be produced. # (c) Conflict between trigger detection and match with TPnCCR1 register If the trigger is detected immediately after the INTTPnCC1 signal is generated, the 16-bit counter is immediately cleared to 0000H, the output signal of the TOPn1 pin is asserted, and the counter continues counting. Consequently, the inactive period of the PWM waveform is shortened. If the trigger is detected immediately before the INTTPnCC1 signal is generated, the INTTPnCC1 signal is not generated, and the 16-bit counter is cleared to 0000H and continues counting. The output signal of the TOPn1 pin remains active. Consequently, the active period of the PWM waveform is extended. # (d) Conflict between trigger detection and match with TPnCCR0 register If the trigger is detected immediately after the INTTPnCC0 signal is generated, the 16-bit counter is cleared to 0000H and continues counting up. Therefore, the active period of the TOPn1 pin is extended by time from generation of the INTTPnCC0 signal to trigger detection. If the trigger is detected immediately before the INTTPnCC0 signal is generated, the INTTPnCC0 signal is not generated. The 16-bit counter is cleared to 0000H, the TOPn1 pin is asserted, and the counter continues counting. Consequently, the inactive period of the PWM waveform is shortened. # (e) Generation timing of compare match interrupt request signal (INTTPnCC1) The timing of generation of the INTTPnCC1 signal in the external trigger pulse output mode differs from the timing of other INTTPnCC1 signals; the INTTPnCC1 signal is generated when the count value of the 16-bit counter matches the value of the TPnCCR1 register. Usually, the INTTPnCC1 signal is generated in synchronization with the next count up, after the count value of the 16-bit counter matches the value of the TPnCCR1 register. In the external trigger pulse output mode, however, it is generated one clock earlier. This is because the timing is changed to match the timing of changing the output signal of the TOPn1 pin. # 7.5.4 One-shot pulse output mode (TPnMD2 to TPnMD0 bits = 011) In the one-shot pulse output mode, 16-bit timer/event counter P waits for a trigger when the TPnCTL0.TPnCE bit is set to 1. When the valid edge of an external trigger input is detected, 16-bit timer/event counter P starts counting, and outputs a one-shot pulse from the TOPn1 pin. Instead of the external trigger, a software trigger can also be generated to output the pulse. When the software trigger is used, the TOPn0 pin outputs the active level while the 16-bit counter is counting, and the inactive level when the counter is stopped (waiting for a trigger). Figure 7-20. Configuration in One-Shot Pulse Output Mode Figure 7-21. Basic Timing in One-Shot Pulse Output Mode When the TPnCE bit is set to 1, 16-bit timer/event counter P waits for a trigger. When the trigger is generated, the 16-bit counter is cleared from FFFFH to 0000H, starts counting, and outputs a one-shot pulse from the TOPn1 pin. After the one-shot pulse is output, the 16-bit counter is set to FFFFH, stops counting, and waits for a trigger. If a trigger is generated again while the one-shot pulse is being output, it is ignored. The output delay period and active level width of the one-shot pulse can be calculated as follows. Output delay period = (Set value of TPnCCR1 register) $\times$ Count clock cycle Active level width = (Set value of TPnCCR0 register – Set value of TPnCCR1 register + 1) $\times$ Count clock cycle The compare match interrupt request signal INTTPnCC0 is generated when the 16-bit counter counts after its count value matches the value of the CCR0 buffer register. The compare match interrupt request signal INTTPnCC1 is generated when the count value of the 16-bit counter matches the value of the CCR1 buffer register. The valid edge of an external trigger input or setting the software trigger (TPnCTL1.TPnEST bit) to 1 is used as the trigger. **Remark** n = 0 to 2, 5 (a) TMPn control register 0 (TPnCTL0) **TPnCE** TPnCKS2 TPnCKS1 TPnCKS0 TPnCTL0 0/1 0 0/1 Select count clock 0: Stop counting 1: Enable counting (b) TMPn control register 1 (TPnCTL1) TPnEST TPnEEE TPnMD2 TPnMD1 TPnMD0 TPnCTL1 0.1.1: One-shot pulse output mode 0: Operate on count clock selected by TPnCKS0 to TPnCKS2 bits Generate software trigger when 1 is written (c) TMPn I/O control register 0 (TPnIOC0) TPnOL1 TPnOE1 TPnOL0 TPnOE0 0/1 Note 0/1 Note TPnIOC0 0 0 0 0 0/1 0/1 0: Disable TOPn0 pin output 1: Enable TOPn0 pin output Setting of output level while operation of TOPn0 pin is disabled 0: Low level 1: High level 0: Disable TOPn1 pin output 1: Enable TOPn1 pin output Specifies active level of TOPn1 pin output 0: Active-high 1: Active-low • When TPnOL1 bit = 0 • When TPnOL1 bit = 1 16-bit counter 16-bit counter TOPn1 pin output TOPn1 pin output Note Clear this bit to 0 when the TOPn0 pin is not used in the one-shot pulse output mode. Figure 7-22. Setting of Registers in One-Shot Pulse Output Mode (1/2) Figure 7-22. Setting of Registers in One-Shot Pulse Output Mode (2/2) # (d) TMPn I/O control register 2 (TPnIOC2) TPnEES1 TPnEES0 TPnETS1 TPnETS0 TPnIOC2 Select valid edge of external trigger input Select valid edge of external event count input #### (e) TMPn counter read buffer register (TPnCNT) The value of the 16-bit counter can be read by reading the TPnCNT register. # (f) TMPn capture/compare registers 0 and 1 (TPnCCR0 and TPnCCR1) If Do is set to the TPnCCR0 register and D1 to the TPnCCR1 register, the active level width and output delay period of the one-shot pulse are as follows. Active level width = $(D_0 - D_1 + 1) \times Count$ clock cycle Output delay period = $D_1 \times Count clock cycle$ Caution One-shot pulses are not output in the one-shot pulse output mode if the value set for the TPnCCR1 register is greater than that for the TPnCCR0 register. Remarks 1. TMPn I/O control register 1 (TPnIOC1) and TMPn option register 0 (TPnOPT0) are not used in the one-shot pulse output mode. **2.** n = 0 to 2, 5 # (1) Operation flow in one-shot pulse output mode Figure 7-23. Software Processing Flow in One-Shot Pulse Output Mode #### (2) Operation timing in one-shot pulse output mode #### (a) Note on rewriting TPnCCRm register To change the set value of the TPnCCRm register to a smaller value, stop counting once, and then change the set value. If the value of the TPnCCRm register is rewritten to a smaller value during counting, the 16-bit counter may overflow. When the TPnCCR0 register is rewritten from $D_{00}$ to $D_{01}$ and the TPnCCR1 register from $D_{10}$ to $D_{11}$ where $D_{00} > D_{01}$ and $D_{10} > D_{11}$ , if the TPnCCR1 register is rewritten when the count value of the 16-bit counter is greater than $D_{11}$ and less than $D_{10}$ and if the TPnCCR0 register is rewritten when the count value is greater than $D_{01}$ and less than $D_{00}$ , each set value is reflected as soon as the register has been rewritten and compared with the count value. The counter counts up to FFFFH and then counts up again from 0000H. When the count value matches $D_{11}$ , the counter generates the INTTPnCC1 signal and asserts the TOPn1 pin. When the count value matches $D_{01}$ , the counter generates the INTTPnCC0 signal, deasserts the TOPn1 pin, and stops counting. Therefore, the counter may output a pulse with a delay period or active period different from that of the one-shot pulse that is originally expected. **Remark** n = 0 to 2, 5 m = 0, 1 # (b) Generation timing of compare match interrupt request signal (INTTPnCC1) The generation timing of the INTTPnCC1 signal in the one-shot pulse output mode is different from other INTTPnCC1 signals; the INTTPnCC1 signal is generated when the count value of the 16-bit counter matches the value of the TPnCCR1 register. Usually, the INTTPnCC1 signal is generated when the 16-bit counter counts up next time after its count value matches the value of the TPnCCR1 register. In the one-shot pulse output mode, however, it is generated one clock earlier. This is because the timing is changed to match the change timing of the TOPn1 pin. **Remark** n = 0 to 2, 5 # 7.5.5 PWM output mode (TPnMD2 to TPnMD0 bits = 100) In the PWM output mode, a PWM waveform is output from the TOPn1 pin when the TPnCTL0.TPnCE bit is set to 1. In addition, a pulse with one cycle of the PWM waveform as half its cycle is output from the TOPn0 pin. Figure 7-24. Configuration in PWM Output Mode Figure 7-25. Basic Timing in PWM Output Mode When the TPnCE bit is set to 1, the 16-bit counter is cleared from FFFFH to 0000H, starts counting, and outputs a PWM waveform from the TOPn1 pin. The active level width, cycle, and duty factor of the PWM waveform can be calculated as follows. Active level width = (Set value of TPnCCR1 register ) $\times$ Count clock cycle Cycle = (Set value of TPnCCR0 register + 1) $\times$ Count clock cycle Duty factor = (Set value of TPnCCR1 register)/(Set value of TPnCCR0 register + 1) The PWM waveform can be changed by rewriting the TPnCCRm register while the counter is operating. The newly written value is reflected when the count value of the 16-bit counter matches the value of the CCR0 buffer register and the 16-bit counter is cleared to 0000H. The compare match interrupt request signal INTTPnCC0 is generated when the 16-bit counter counts next time after its count value matches the value of the CCR0 buffer register, and the 16-bit counter is cleared to 0000H. The compare match interrupt request signal INTTPnCC1 is generated when the count value of the 16-bit counter matches the value of the CCR1 buffer register. The value set to the TPnCCRm register is transferred to the CCRm buffer register when the count value of the 16-bit counter matches the value of the CCRm buffer register and the 16-bit counter is cleared to 0000H. **Remark** n = 0 to 2, 5, m = 0, 1 Figure 7-26. Setting of Registers in PWM Output Mode (1/2) Figure 7-26. Register Setting in PWM Output Mode (2/2) # (d) TMPn I/O control register 2 (TPnIOC2) TPnES1 TPnES0 TPnETS1 TPnETS0 TPnIOC2 0 0 0 0 0/1 0/1 0 0 Select valid edge of external event count input. # (e) TMPn counter read buffer register (TPnCNT) The value of the 16-bit counter can be read by reading the TPnCNT register. # (f) TMPn capture/compare registers 0 and 1 (TPnCCR0 and TPnCCR1) If $D_0$ is set to the TPnCCR0 register and $D_1$ to the TPnCCR1 register, the cycle and active level of the PWM waveform are as follows. $$\label{eq:cycle} \begin{split} & \text{Cycle} = (D_0 + 1) \times \text{Count clock cycle} \\ & \text{Active level width} = D_1 \times \text{Count clock cycle} \end{split}$$ **Remarks 1.** TMPn I/O control register 1 (TPnIOC1) and TMPn option register 0 (TPnOPT0) are not used in the PWM output mode. **2.** n = 0 to 2, 5 # (1) Operation flow in PWM output mode Figure 7-27. Software Processing Flow in PWM Output Mode (1/2) <1> Count operation start flow <3> TPnCCR0, TPnCCR1 register setting change flow Only writing of the TPnCCR1 **START** register must be performed when the set duty factor is changed. When the counter is cleared after setting, the Setting of TPnCCR1 register value of compare register m Initial setting of these Register initial setting is transferred to the CCRm registers is performed buffer register. TPnCTL0 register before setting the (TPnCKS0 to TPnCKS2 bits) TPnCE bit to 1. TPnCTL1 register, TPnIOC0 register, TPnIOC2 register, TPnCCR0 register, TPnCCR1 register <4> TPnCCR0, TPnCCR1 register setting change flow The TPnCKS0 to TPnCKS2 bits can be set at the same time TPnCE bit = 1 when counting is When the counter is enabled (TPnCE bit = 1). cleared after setting, Setting of TPnCCR0 register the value of the TPnCCRm register is transferred to the CCRm buffer register. Setting of TPnCCR1 register <2> TPnCCR0, TPnCCR1 register setting change flow <5> Count operation stop flow TPnCCR1 write TPnCE bit = 0Counting is stopped. Setting of TPnCCR0 register processing is necessary only when the set cycle is changed. When the counter is STOP Setting of TPnCCR1 register cleared after setting, the value of the TPnCCRm register is transferred to the CCRm buffer register. **Remark** n = 0 to 2, 5m = 0, 1 Figure 7-27. Software Processing Flow in PWM Output Mode (2/2) #### (2) PWM output mode operation timing #### (a) Changing pulse width during operation To change the PWM waveform while the counter is operating, write the TPnCCR1 register last. Rewrite the TPnCCRm register after writing the TPnCCR1 register after the INTTPnCC1 signal is detected. To transfer data from the TPnCCRm register to the CCRm buffer register, the TPnCCR1 register must be written. To change both the cycle and active level of the PWM waveform at this time, first set the cycle to the TPnCCR0 register and then set the active level to the TPnCCR1 register. To change only the cycle of the PWM waveform, first set the cycle to the TPnCCR0 register, and then write the same value to the TPnCCR1 register. To change only the active level width (duty factor) of the PWM waveform, only the TPnCCR1 register has to be set. After data is written to the TPnCCR1 register, the value written to the TPnCCRm register is transferred to the CCRm buffer register in synchronization with clearing of the 16-bit counter, and is used as the value compared with the 16-bit counter. To write the TPnCCR0 or TPnCCR1 register again after writing the TPnCCR1 register once, do so after the INTTPnCC0 signal is generated. Otherwise, the value of the CCRm buffer register may become undefined because the timing of transferring data from the TPnCCRm register to the CCRm buffer register conflicts with writing the TPnCCRm register. **Remark** n = 0 to 2, 5, m = 0, 1 # (b) 0%/100% output of PWM waveform To output a 0% waveform, set the TPnCCR1 register to 0000H. If the set value of the TPnCCR0 register is FFFFH, the INTTPnCC1 signal is generated periodically. To output a 100% waveform, set a value of (set value of TPnCCR0 register + 1) to the TPnCCR1 register. If the set value of the TPnCCR0 register is FFFFH, 100% output cannot be produced. # (c) Generation timing of compare match interrupt request signal (INTTPnCC1) The timing of generation of the INTTPnCC1 signal in the PWM output mode differs from the timing of other INTTPnCC1 signals; the INTTPnCC1 signal is generated when the count value of the 16-bit counter matches the value of the TPnCCR1 register. Usually, the INTTPnCC1 signal is generated in synchronization with the next counting up after the count value of the 16-bit counter matches the value of the TPnCCR1 register. In the PWM output mode, however, it is generated one clock earlier. This is because the timing is changed to match the change timing of the output signal of the TOPn1 pin. # 7.5.6 Free-running timer mode (TPnMD2 to TPnMD0 bits = 101) In the free-running timer mode, 16-bit timer/event counter P starts counting when the TPnCTL0.TPnCE bit is set to 1. At this time, the TPnCCRm register can be used as a compare register or a capture register, depending on the setting of the TPnOPT0.TPnCCS0 and TPnOPT0.TPnCCS1 bits. Figure 7-28. Configuration in Free-Running Timer Mode When the TPnCE bit is set to 1, 16-bit timer/event counter P starts counting, and the output signals of the TOPn0 and TOPn1 pins are inverted. When the count value of the 16-bit counter later matches the set value of the TPnCCRm register, a compare match interrupt request signal (INTTPnCCm) is generated, and the output signal of the TOPnm pin is inverted. The 16-bit counter continues counting in synchronization with the count clock. When it counts up to FFFFH, it generates an overflow interrupt request signal (INTTPnOV) at the next clock, is cleared to 0000H, and continues counting. At this time, the overflow flag (TPnOPT0.TPnOVF bit) is also set to 1. Clear the overflow flag to 0 by executing the CLR instruction by software. The TPnCCRm register can be rewritten while the counter is operating. If it is rewritten, the new value is reflected at that time, and compared with the count value. Figure 7-29. Basic Timing in Free-Running Timer Mode (Compare Function) When the TPnCE bit is set to 1, the 16-bit counter starts counting. When the valid edge input to the TIPnm pin is detected, the count value of the 16-bit counter is stored in the TPnCCRm register, and a capture interrupt request signal (INTTPnCCm) is generated. The 16-bit counter continues counting in synchronization with the count clock. When it counts up to FFFFH, it generates an overflow interrupt request signal (INTTPnOV) at the next clock, is cleared to 0000H, and continues counting. At this time, the overflow flag (TPnOPT0.TPnOVF bit) is also set to 1. Clear the overflow flag to 0 by executing the CLR instruction by software. Figure 7-30. Basic Timing in Free-Running Timer Mode (Capture Function) (a) TMPn control register 0 (TPnCTL0) **TPnCE** TPnCKS2 TPnCKS1 TPnCKS0 TPnCTL0 0/1 0 0 0/1 0/1 Select count clock Note 0: Stop counting 1: Enable counting **Note** The setting is invalid when the TPnCTL1.TPnEEE bit = 1 (b) TMPn control register 1 (TPnCTL1) TPnEST TPnEEE TPnMD2 TPnMD1 TPnMD0 TPnCTL1 0 0/1 0 0 0 1 0 1 1, 0, 1: Free-running mode 0: Operate with count clock selected by TPnCKS0 to TPnCKS2 bits 1: Count on external event count input signal (c) TMPn I/O control register 0 (TPnIOC0) TPnOL1 TPnOE1 TPnOL0 TPnOE0 TPnIOC0 0/1 0/1 0/1 0: Disable TOPn0 pin output 1: Enable TOPn0 pin output Setting of output level with operation of TOPn0 pin disabled 0: Low level 1: High level 0: Disable TOPn1 pin output 1: Enable TOPn1 pin output Setting of output level with operation of TOPn1 pin disabled 0: Low level 1: High level Figure 7-31. Register Setting in Free-Running Timer Mode (1/2) (d) TMPn I/O control register 1 (TPnIOC1) TPnIS3 TPnIS0 TPnIS2 TPnIS1 TPnIOC1 0 0/1 0/1 0/1 0/1 Select valid edge of TIPn0 pin input Select valid edge of TIPn1 pin input (e) TMPn I/O control register 2 (TPnIOC2) TPnEES1 TPnEES0 TPnETS1 TPnETS0 TPnIOC2 0 O O n 0/1 0/1 O O Select valid edge of external event count input (f) TMPn option register 0 (TPnOPT0) TPnCCS1 TPnCCS0 **TPnOVF** TPnOPT0 0 0/1 0/1 0/1 Overflow flag Specifies if TPnCCR0 register functions as capture or compare register Specifies if TPnCCR1 register functions as capture or compare register (g) TMPn counter read buffer register (TPnCNT) The value of the 16-bit counter can be read by reading the TPnCNT register. (h) TMPn capture/compare registers 0 and 1 (TPnCCR0 and TPnCCR1) These registers function as capture registers or compare registers depending on the setting of the TPnOPT0.TPnCCSm bit. When the registers function as capture registers, they store the count value of the 16-bit counter when the valid edge input to the TIPnm pin is detected. When the registers function as compare registers and when Dm is set to the TPnCCRm register, the INTTPnCCm signal is generated when the counter reaches (Dm + 1), and the output signal of the TOPnm pin is inverted. **Remark** n = 0 to 2, 5 m = 0, 1 Figure 7-31. Register Setting in Free-Running Timer Mode (2/2) # (1) Operation flow in free-running timer mode # (a) When using capture/compare register as compare register Figure 7-32. Software Processing Flow in Free-Running Timer Mode (Compare Function) (1/2) Figure 7-32. Software Processing Flow in Free-Running Timer Mode (Compare Function) (2/2) # (b) When using capture/compare register as capture register Figure 7-33. Software Processing Flow in Free-Running Timer Mode (Capture Function) (1/2) Figure 7-33. Software Processing Flow in Free-Running Timer Mode (Capture Function) (2/2) ### (2) Operation timing in free-running timer mode ### (a) Interval operation with compare register When 16-bit timer/event counter P is used as an interval timer with the TPnCCRm register used as a compare register, software processing is necessary for setting a comparison value to generate the next interrupt request signal each time the INTTPnCCm signal has been detected. When performing an interval operation in the free-running timer mode, two intervals can be set with one channel. To perform the interval operation, the value of the corresponding TPnCCRm register must be re-set in the interrupt servicing that is executed when the INTTPnCCm signal is detected. The set value for re-setting the TPnCCRm register can be calculated by the following expression, where "D<sub>m</sub>" is the interval period. Compare register default value: Dm - 1 Value set to compare register second and subsequent time: Previous set value + Dm (If the calculation result is greater than FFFFH, subtract 10000H from the result and set this value to the register.) **Remark** n = 0 to 2, 5m = 0, 1 ### (b) Pulse width measurement with capture register When pulse width measurement is performed with the TPnCCRm register used as a capture register, software processing is necessary for reading the capture register each time the INTTPnCCm signal has been detected and for calculating an interval. When executing pulse width measurement in the free-running timer mode, two pulse widths can be measured with one channel. To measure a pulse width, the pulse width can be calculated by reading the value of the TPnCCRm register in synchronization with the INTTPnCCm signal, and calculating the difference between the read value and the previously read value. **Remark** $$n = 0 \text{ to } 2, 5$$ $m = 0, 1$ #### (c) Processing of overflow when two capture registers are used Care must be exercised in processing the overflow flag when two capture registers are used. First, an example of incorrect processing is shown below. The following problem may occur when two pulse widths are measured in the free-running timer mode. - <1> Read the TPnCCR0 register (setting of the default value of the TIPn0 pin input). - <2> Read the TPnCCR1 register (setting of the default value of the TIPn1 pin input). - <3> Read the TPnCCR0 register. Read the overflow flag. If the overflow flag is 1, clear it to 0. Because the overflow flag is 1, the pulse width can be calculated by $(10000H + D_{01} - D_{00})$ . <4> Read the TPnCCR1 register. Read the overflow flag. Because the flag is cleared in <3>, 0 is read. Because the overflow flag is 0, the pulse width can be calculated by (D<sub>11</sub> – D<sub>10</sub>) (incorrect). When two capture registers are used, and if the overflow flag is cleared to 0 by one capture register, the other capture register may not obtain the correct pulse width. Use software when using two capture registers. An example of how to use software is shown below. (1/2) Note The TPnOVF0 and TPnOVF1 flags are set on the internal RAM by software. - <1> Read the TPnCCR0 register (setting of the default value of the TIPn0 pin input). - <2> Read the TPnCCR1 register (setting of the default value of the TIPn1 pin input). - <3> An overflow occurs. Set the TPnOVF0 and TPnOVF1 flags to 1 in the overflow interrupt servicing, and clear the overflow flag to 0. - <4> Read the TPnCCR0 register. - Read the TPnOVF0 flag. If the TPnOVF0 flag is 1, clear it to 0. - Because the TPnOVF0 flag is 1, the pulse width can be calculated by $(10000H + D_{01} D_{00})$ . - <5> Read the TPnCCR1 register. - Read the TPnOVF1 flag. If the TPnOVF1 flag is 1, clear it to 0 (the TPnOVF0 flag is cleared in <4>, and the TPnOVF1 flag remains 1). - Because the TPnOVF1 flag is 1, the pulse width can be calculated by (10000H + D<sub>11</sub> D<sub>10</sub>) (correct). - <6> Same as <3> (2/2) #### Example when two capture registers are used (without using overflow interrupt) Note The TPnOVF0 and TPnOVF1 flags are set on the internal RAM by software. - <1> Read the TPnCCR0 register (setting of the default value of the TIPn0 pin input). - <2> Read the TPnCCR1 register (setting of the default value of the TIPn1 pin input). - <3> An overflow occurs. Nothing is done by software. - <4> Read the TPnCCR0 register. Read the overflow flag. If the overflow flag is 1, set only the TPnOVF1 flag to 1, and clear the overflow flag to 0. Because the overflow flag is 1, the pulse width can be calculated by $(10000H + D_{01} - D_{00})$ . <5> Read the TPnCCR1 register. Read the overflow flag. Because the overflow flag is cleared in <4>, 0 is read. Read the TPnOVF1 flag. If the TPnOVF1 flag is 1, clear it to 0. Because the TPnOVF1 flag is 1, the pulse width can be calculated by (10000H + $D_{11}$ - $D_{10}$ ) (correct). <6> Same as <3> #### (d) Processing of overflow if capture trigger interval is long If the pulse width is greater than one cycle of the 16-bit counter, care must be exercised because an overflow may occur more than once from the first capture trigger to the next. First, an example of incorrect processing is shown below. The following problem may occur when long pulse width is measured in the free-running timer mode. - <1> Read the TPnCCRm register (setting of the default value of the TIPnm pin input). - <2> An overflow occurs. Nothing is done by software. - <3> An overflow occurs a second time. Nothing is done by software. - <4> Read the TPnCCRm register. Read the overflow flag. If the overflow flag is 1, clear it to 0. Because the overflow flag is 1, the pulse width can be calculated by $(10000H + D_{m1} - D_{m0})$ (incorrect). Actually, the pulse width must be (20000H + D<sub>m1</sub> - D<sub>m0</sub>) because an overflow occurs twice. If an overflow occurs twice or more when the capture trigger interval is long, the correct pulse width may not be obtained If the capture trigger interval is long, slow the count clock to lengthen one cycle of the 16-bit counter, or use software. An example of how to use software is shown next. Note The overflow counter is set arbitrarily by software on the internal RAM. - <1> Read the TPnCCRm register (setting of the default value of the TIPnm pin input). - <2> An overflow occurs. Increment the overflow counter and clear the overflow flag to 0 in the overflow interrupt servicing. - <3> An overflow occurs a second time. Increment (+1) the overflow counter and clear the overflow flag to 0 in the overflow interrupt servicing. - <4> Read the TPnCCRm register. Read the overflow counter. $\rightarrow$ When the overflow counter is "N", the pulse width can be calculated by (N $\times$ 10000H + D<sub>m1</sub> - D<sub>m0</sub>). In this example, the pulse width is $(20000H + D_{m1} - D_{m0})$ because an overflow occurs twice. Clear the overflow counter (0H). ### (e) Clearing overflow flag The overflow flag can be cleared to 0 by clearing the TPnOVF bit to 0 with the CLR instruction and by writing 8-bit data (bit 0 is 0) to the TPnOPT0 register. To accurately detect an overflow, read the TPnOVF bit when it is 1, and then clear the overflow flag by using a bit manipulation instruction. To clear the overflow flag to 0, read the overflow flag to check if it is set to 1, and clear it with the CLR instruction. If 0 is written to the overflow flag without checking if the flag is 1, the set information of overflow may be erased by writing 0 ((ii) in the above chart). Therefore, software may judge that no overflow has occurred even when an overflow actually has occurred. If execution of the CLR instruction conflicts with occurrence of an overflow when the overflow flag is cleared to 0 with the CLR instruction, the overflow flag remains set even after execution of the clear instruction. ### 7.5.7 Pulse width measurement mode (TPnMD2 to TPnMD0 bits = 110) In the pulse width measurement mode, 16-bit timer/event counter P starts counting when the TPnCTL0.TPnCE bit is set to 1. Each time the valid edge input to the TIPnm pin has been detected, the count value of the 16-bit counter is stored in the TPnCCRm register, and the 16-bit counter is cleared to 0000H. The interval of the valid edge can be measured by reading the TPnCCRm register after a capture interrupt request signal (INTTPnCCm) occurs. Select either the TIPn0 or TIPn1 pin as the capture trigger input pin. Specify "No edge detected" by using the TPnIOC1 register for the unused pins. Figure 7-34. Configuration in Pulse Width Measurement Mode Figure 7-35. Basic Timing in Pulse Width Measurement Mode When the TPnCE bit is set to 1, the 16-bit counter starts counting. When the valid edge input to the TIPnm pin is later detected, the count value of the 16-bit counter is stored in the TPnCCRm register, the 16-bit counter is cleared to 0000H, and a capture interrupt request signal (INTTPnCCm) is generated. The pulse width is calculated as follows. Pulse width = Captured value × Count clock cycle If the valid edge is not input to the TIPnm pin even when the 16-bit counter counted up to FFFFH, an overflow interrupt request signal (INTTPnOV) is generated at the next count clock, and the counter is cleared to 0000H and continues counting. At this time, the overflow flag (TPnOPT0.TPnOVF bit) is also set to 1. Clear the overflow flag to 0 by executing the CLR instruction via software. If the overflow flag is set to 1, the pulse width can be calculated as follows. Pulse width = $(10000H \times TPnOVF \text{ bit set (1) count} + Captured value) \times Count clock cycle$ **Remark** n = 0 to 2, 5m = 0, 1 (a) TMPn control register 0 (TPnCTL0) **TPnCE** TPnCKS2 TPnCKS1 TPnCKS0 TPnCTL0 0/1 0 0 0 0/1 0/1 Select count clock 0: Stop counting 1: Enable counting (b) TMPn control register 1 (TPnCTL1) TPnEST TPnEEE TPnMD2 TPnMD1 TPnMD0 TPnCTL1 0 0 0 Pulse width measurement mode 0: Operate with count clock selected by TPnCKS0 to TPnCKS2 bits (c) TMPn I/O control register 1 (TPnIOC1) TPnIS3 TPnIS2 TPnIS1 TPnIS0 TPnIOC1 0 0 0 0/1 0/1 0/1 0/1 0 Select valid edge of TIPn0 pin input Select valid edge of TIPn1 pin input (d) TMPn I/O control register 2 (TPnIOC2) TPnEES1 TPnEES0 TPnETS1 TPnETS0 0 Figure 7-36. Register Setting in Pulse Width Measurement Mode (1/2) TPnIOC2 Select valid edge of external event count input 0/1 Figure 7-36. Register Setting in Pulse Width Measurement Mode (2/2) ### (e) TMPn option register 0 (TPnOPT0) TPnCCS1 TPnCCS0 TPnOVF TPnOPT0 0 0 0 0 0 0 0 0/1 Overflow flag ## (f) TMPn counter read buffer register (TPnCNT) The value of the 16-bit counter can be read by reading the TPnCNT register. ### (g) TMPn capture/compare registers 0 and 1 (TPnCCR0 and TPnCCR1) These registers store the count value of the 16-bit counter when the valid edge input to the TIPnm pin is detected. Remarks 1. TMPn I/O control register 0 (TPnIOC0) is not used in the pulse width measurement mode. **2.** n = 0 to 2, 5 m = 0, 1 # (1) Operation flow in pulse width measurement mode Figure 7-37. Software Processing Flow in Pulse Width Measurement Mode #### (2) Operation timing in pulse width measurement mode ### (a) Clearing overflow flag The overflow flag can be cleared to 0 by clearing the TPnOVF bit to 0 with the CLR instruction and by writing 8-bit data (bit 0 is 0) to the TPnOPT0 register. To accurately detect an overflow, read the TPnOVF bit when it is 1, and then clear the overflow flag by using a bit manipulation instruction. To clear the overflow flag to 0, read the overflow flag to check if it is set to 1, and clear it with the CLR instruction. If 0 is written to the overflow flag without checking if the flag is 1, the set information of overflow may be erased by writing 0 ((ii) in the above chart). Therefore, software may judge that no overflow has occurred even when an overflow actually has occurred. If execution of the CLR instruction conflicts with occurrence of an overflow when the overflow flag is cleared to 0 with the CLR instruction, the overflow flag remains set even after execution of the clear instruction. # 7.5.8 Timer output operations The following table shows the operations and output levels of the TOPn0 and TOPn1 pins. Table 7-4. Timer Output Control in Each Mode | Operation Mode | TOPn1 Pin | TOPn0 Pin | | |------------------------------------|-----------------------------------|------------------------|--| | Interval timer mode | Square wave output | | | | External event count mode | - | = | | | External trigger pulse output mode | External trigger pulse output | Square wave output | | | One-shot pulse output mode | One-shot pulse output | | | | PWM output mode | PWM output | | | | Free-running timer mode | Square wave output (only when com | pare function is used) | | | Pulse width measurement mode | | = | | **Remark** n = 0 to 2, 5 Table 7-5. Truth Table of TOPn0 and TOPn1 Pins Under Control of Timer Output Control Bits | TPnIOC0.TPnOLm Bit | TPnIOC0.TPnOEm Bit | TPnCTL0.TPnCE Bit | Level of TOPnm Pin | |--------------------|--------------------|-------------------|-----------------------------------------------------------------------------| | 0 | 0 | × | Low-level output | | | 1 | 0 | Low-level output | | | | 1 | Low level immediately before counting, high level after counting is started | | 1 | 0 | × | High-level output | | | 1 | 0 | High-level output | | | | 1 | High level immediately before counting, low level after counting is started | **Remark** n = 0 to 2, 5 m = 0, 1 #### 7.6 Selector Function In the V850ES/JF3-L, the capture trigger input for TMP1 can be selected from the input signal via the port/timer alternate-function pin (TIP10/TIP11) and the peripheral I/O (TMP/UARTA) input signal via the UARTA reception alternate-function pin (RXDA0/RXDA1). By using this function, the following is possible. - The TIP10 and TIP11 input signals of TMP1 can be selected from the port/timer alternate-function pins (TIP10 and TIP11 pins) and the UARTA reception alternate-function pins (RXDA0 and RXDA1). - → When the RXDA0 or RXDA1 signal of UART0 or UART1 is selected, the LIN reception transfer rate and baud rate error of UARTA can be calculated. - Cautions 1. When using the selector function, set the capture trigger input of TMP before connecting the - 2. When setting the selector function, first disable the peripheral I/O to be connected (TMP or UARTA). The capture input for the selector function is specified by the following register. ### (1) Selector operation control register 0 (SELCNT0) The SELCNT0 register is an 8-bit register that selects the capture trigger for TMP1. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | After res | et: 00H | R/W | Address: F | FFFF308F | I | | | | |-----------|---------|-----|------------|----------|-------|---|---|---| | | 7 | 6 | 5 | <4> | <3> | 2 | 1 | 0 | | SELCNT0 | 0 | 0 | 0 | ISEL4 | ISEL3 | 0 | 0 | 0 | | | | | | | | | | | | ISEL4 | Selection of TIP11 input signal (TMP1) | | |-------|----------------------------------------|--| | 0 | TIP11 pin input | | | 1 | RXDA1 pin input | | | ISEL3 | Selection of TIP10 input signal (TMP1) | |-------|----------------------------------------| | 0 | TIP10 pin input | | 1 | RXDA0 pin input | Cautions 1. To set ISEL3 and ISEL4 bits to 1, set the corresponding pin in the capture input mode. 2. Be sure to clear bits 7 to 5 and 2 to 1 to "0". #### 7.7 Cautions # (1) Capture operation When the capture operation is used and a slow clock is selected as the count clock, FFFFH, not 0000H, may be captured in the TPnCCR0 and TPnCCR1 registers, or the capture operation may not be performed (capture interrupt does not occur) if the capture trigger is input immediately after the TPnCE bit is set to 1. The same operation results during the period in which no external event counts are input while the capture operation is used and an external event count input is used as a count clock. # CHAPTER 8 16-BIT TIMER/EVENT COUNTER Q (TMQ) Timer Q (TMQ) is a 16-bit timer/event counter. The V850ES/JF3-L incorporates TMQ0. ### 8.1 Overview An outline of TMQ0 is shown below. | Clock selection: | 8 ways | |--------------------------------------------------|--------| | Capture/trigger input pins: | 4 | | External event count input pins: | 1 | | External trigger input pins: | 1 | | • Timer/counters: | 1 | | Capture/compare registers: | 4 | | • Capture/compare match interrupt request signal | s: 4 | | Timer output pins: | 4 | #### 8.2 Functions TMQ0 has the following functions. - Interval timer - · External event counter - External trigger pulse output - One-shot pulse output - PWM output - Free-running timer - Pulse width measurement ### 8.3 Configuration TMQ0 includes the following hardware. Item Configuration Timer register 16-bit counter TMQ0 capture/compare registers 0 to 3 (TQ0CCR0 to TQ0CCR3) Registers TMQ0 counter read buffer register (TQ0CNT) CCR0 to CCR3 buffer registers 4 (TIQ00<sup>Note 1</sup> to TIQ03 pins) Timer inputs Timer outputs 4 (TOQ00 to TOQ03 pins) Control registers Note 2 TMQ0 control registers 0, 1 (TQ0CTL0, TQ0CTL1) TMQ0 I/O control registers 0 to 2 (TQ0IOC0 to TQ0IOC2) TMQ0 option register 0 (TQ0OPT0) Table 8-1. Configuration of TMQ0 - **Notes 1.** The TIQ00 pin functions alternately as a capture trigger input signal, external event count input signal, and external trigger input signal. - 2. When using the functions of the TIQ00 to TIQ03 and TOQ00 to TOQ03 pins, see Table 4-15 Settings When Port Pins Are Used for Alternate Functions. Figure 8-1. Block Diagram of TMQ0 #### (1) 16-bit counter This 16-bit counter can count internal clocks or external events. The count value of this counter can be read by using the TQ0CNT register. When the TQ0CTL0.TQ0CE bit = 0, the value of the 16-bit counter is FFFFH. If the TQ0CNT register is read at this time, 0000H is read. Reset sets the TQ0CE bit to 0. Therefore, the 16-bit counter is set to FFFFH. ## (2) CCR0 buffer register This is a 16-bit compare register that compares the count value of the 16-bit counter. When the TQ0CCR0 register is used as a compare register, the value written to the TQ0CCR0 register is transferred to the CCR0 buffer register. When the count value of the 16-bit counter matches the value of the CCR0 buffer register, a compare match interrupt request signal (INTTQ0CC0) is generated. The CCR0 buffer register cannot be read or written directly. The CCR0 buffer register is cleared to 0000H after reset, as the TQ0CCR0 register is cleared to 0000H. ### (3) CCR1 buffer register This is a 16-bit compare register that compares the count value of the 16-bit counter. When the TQ0CCR1 register is used as a compare register, the value written to the TQ0CCR1 register is transferred to the CCR1 buffer register. When the count value of the 16-bit counter matches the value of the CCR1 buffer register, a compare match interrupt request signal (INTTQ0CC1) is generated. The CCR1 buffer register cannot be read or written directly. The CCR1 buffer register is cleared to 0000H after reset, as the TQ0CCR1 register is cleared to 0000H. #### (4) CCR2 buffer register This is a 16-bit compare register that compares the count value of the 16-bit counter. When the TQ0CCR2 register is used as a compare register, the value written to the TQ0CCR2 register is transferred to the CCR2 buffer register. When the count value of the 16-bit counter matches the value of the CCR2 buffer register, a compare match interrupt request signal (INTTQ0CC2) is generated. The CCR2 buffer register cannot be read or written directly. The CCR2 buffer register is cleared to 0000H after reset, as the TQ0CCR2 register is cleared to 0000H. #### (5) CCR3 buffer register This is a 16-bit compare register that compares the count value of the 16-bit counter. When the TQ0CCR3 register is used as a compare register, the value written to the TQ0CCR3 register is transferred to the CCR3 buffer register. When the count value of the 16-bit counter matches the value of the CCR3 buffer register, a compare match interrupt request signal (INTTQ0CC3) is generated. The CCR3 buffer register cannot be read or written directly. The CCR3 buffer register is cleared to 0000H after reset, as the TQ0CCR3 register is cleared to 0000H. ### (6) Edge detector This circuit detects the valid edges input to the TIQ00 and TIQ03 pins. No edge, rising edge, falling edge, or both the rising and falling edges can be selected as the valid edge by using the TQ0IOC1 and TQ0IOC2 registers. #### (7) Output controller This circuit controls the output of the TOQ00 to TOQ03 pins. The output controller is controlled by the TQ0IOC0 register. ### (8) Selector This selector selects the count clock for the 16-bit counter. Eight types of internal clocks or an external event can be selected as the count clock. ### 8.4 Registers The registers that control TMQ0 are as follows. - TMQ0 control register 0 (TQ0CTL0) - TMQ0 control register 1 (TQ0CTL1) - TMQ0 I/O control register 0 (TQ0IOC0) - TMQ0 I/O control register 1 (TQ0IOC1) - TMQ0 I/O control register 2 (TQ0IOC2) - TMQ0 option register 0 (TQ0OPT0) - TMQ0 capture/compare register 0 (TQ0CCR0) - TMQ0 capture/compare register 1 (TQ0CCR1) - TMQ0 capture/compare register 2 (TQ0CCR2) - TMQ0 capture/compare register 3 (TQ0CCR3) - TMQ0 counter read buffer register (TQ0CNT) Remark When using the functions of the TIQ00 to TIQ03 and TOQ00 to TOQ03 pins, see Table 4-15 Settings When Port Pins Are Used for Alternate Functions. # (1) TMQ0 control register 0 (TQ0CTL0) The TQ0CTL0 register is an 8-bit register that controls the operation of TMQ0. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. The same value can always be written to the TQ0CTL0 register by software. | After res | et: 00H | R/W | Address: | FFFFF54 | ЮН | | | | |-----------|---------|-----|----------|---------|----|---------|---------|---------| | | <7> | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TQ0CTL0 | TQ0CE | 0 | 0 | 0 | 0 | TQ0CKS2 | TQ0CKS1 | TQ0CKS0 | | TQ0CE | TMQ0 operation control | |-------|-----------------------------------------------------------------------| | 0 | TMQ0 operation disabled (TMQ0 reset asynchronously <sup>Note</sup> ). | | 1 | TMQ0 operation enabled. TMQ0 operation started. | | TQ0CKS2 | TQ0CKS1 | TQ0CKS0 | Internal count clock selection | |---------|---------|---------|--------------------------------| | 0 | 0 | 0 | fxx | | 0 | 0 | 1 | fxx/2 | | 0 | 1 | 0 | fxx/4 | | 0 | 1 | 1 | fxx/8 | | 1 | 0 | 0 | fxx/16 | | 1 | 0 | 1 | fxx/32 | | 1 | 1 | 0 | fxx/64 | | 1 | 1 | 1 | fxx/128 | Note TQ0OPT0.TQ0OVF bit, 16-bit counter, timer output (TOQ00 to TOQ03 pins) Cautions 1. Set the TQ0CKS2 to TQ0CKS0 bits when the TQ0CE bit = 0. When the value of the TQ0CE bit is changed from 0 to 1, the TQ0CKS2 to TQ0CKS0 bits can be set simultaneously. 2. Be sure to clear bits 3 to 6 to "0". Remark fxx: Main clock frequency ### (2) TMQ0 control register 1 (TQ0CTL1) The TQ0CTL1 register is an 8-bit register that controls the operation of TMQ0. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. After reset: 00H R/W Address: FFFFF541H 7 <6> <5> 4 3 2 1 0 TQ0CTL1 0 TQ0EST TQ0EEE 0 0 TQ0MD2 TQ0MD1 TQ0MD0 | TQ0EST | Software trigger control | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | - | | 1 | Generate a valid signal for external trigger input. In one-shot pulse output mode: A one-shot pulse is output with writing 1 to the TQ0EST bit as the trigger. In external trigger pulse output mode: A PWM waveform is output with writing 1 to the TQ0EST bit as the trigger. | | TQ0EEE | Count clock selection | |--------|-------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Disable operation with external event count input. (Perform counting with the count clock selected by the TQ0CTL0.TQ0CK0 to TQ0CK2 bits.) | | 1 | Enable operation with external event count input. (Perform counting at the valid edge of the external event count input signal.) | The TQ0EEE bit selects whether counting is performed with the internal count clock or the valid edge of the external event count input. | TQ0MD2 | TQ0MD1 | TQ0MD0 | Timer mode selection | |--------|--------|--------|------------------------------------| | 0 | 0 | 0 | Interval timer mode | | 0 | 0 | 1 | External event count mode | | 0 | 1 | 0 | External trigger pulse output mode | | 0 | 1 | 1 | One-shot pulse output mode | | 1 | 0 | 0 | PWM output mode | | 1 | 0 | 1 | Free-running timer mode | | 1 | 1 | 0 | Pulse width measurement mode | | 1 | 1 | 1 | Setting prohibited | - Cautions 1. The TQ0EST bit is valid only in the external trigger pulse output mode or one-shot pulse output mode. In any other mode, writing 1 to this bit is ignored. - 2. External event count input is selected in the external event count mode regardless of the value of the TQ0EEE bit. - 3. Set the TQ0EEE and TQ0MD2 to TQ0MD0 bits when the TQ0CTL0.TQ0CE bit = 0. (The same value can be written when the TQ0CE bit = 1.) The operation is not guaranteed when rewriting is performed with the TQ0CE bit = 1. If rewriting was mistakenly performed, clear the TQ0CE bit to 0 and then set the bits again. - 4. Be sure to clear bits 3, 4, and 7 to "0". ### (3) TMQ0 I/O control register 0 (TQ0IOC0) The TQ0IOC0 register is an 8-bit register that controls the timer output (TOQ00 to TOQ03 pins). This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. After reset: 00H R/W Address: FFFFF542H 7 <6> 5 <4> 3 <2> 1 <0> TQ0IOC0 TQ0OL3 TQ0OE3 TQ0OL2 TQ0OE2 TQ0OL1 TQ0OE1 TQ0OL0 TQ0OE0 | TQ0OLm | TOQ0m pin output level setting (m = 0 to 3) <sup>Note</sup> | |--------|-------------------------------------------------------------| | 0 | TOQ0m pin starts output at high level | | 1 | TOQ0m pin starts output at low level | | TQ00Em | TOQ0m pin output setting (m = 0 to 3) | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Timer output disabled • When TQ00Lm bit = 0: Low level is output from the TOQ0m pin • When TQ00Lm bit = 1: High level is output from the TOQ0m pin | | 1 | Timer output enabled (A square wave is output from the TOQ0m pin). | **Note** The output level of the timer output pin (TOQ0m) specified by the TQ00Lm bit is shown below. • When TQ0OLm bit = 0 16-bit counter TQ0CE bit \_\_\_\_ TOQ0m output pin \_\_\_\_ • When TQ0OLm bit = 1 - 16-bit counter TQ0CE bit TOQ0m output pin - Cautions 1. Rewrite the TQ00Lm and TQ00Em bits when the TQ0CTL0.TQ0CE bit = 0. (The same value can be written when the TQ0CE bit = 1.) If rewriting was mistakenly performed, clear the TQ0CE bit to 0 and then set the bits again. - 2. Even if the TQ0OLm bit is manipulated when the TQ0CE and TQ0OEm bits are 0, the TOQ0m pin output level varies. **Remark** m = 0 to 3 ### (4) TMQ0 I/O control register 1 (TQ0IOC1) The TQ0IOC1 register is an 8-bit register that controls the valid edge of the capture trigger input signals (TIQ00 to TIQ03 pins). This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. After reset: 00H R/W Address: FFFFF543H 6 5 4 3 2 TQ0IS4 TQ0IS1 TQ0IOC1 TQ0IS7 TQ0IS6 TQ0IS5 TQ0IS3 TQ0IS2 TQ0IS0 | TQ0IS7 | TQ0IS6 | Capture trigger input signal (TIQ03 pin) valid edge setting | |--------|--------|-------------------------------------------------------------| | 0 | 0 | No edge detection (capture operation invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | | TQ0IS5 | TQ0IS4 | Capture trigger input signal (TIQ02 pin) valid edge detection | |--------|--------|---------------------------------------------------------------| | 0 | 0 | No edge detection (capture operation invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | | TQ0IS3 | TQ0IS2 | Capture trigger input signal (TIQ01 pin) valid edge setting | |--------|--------|-------------------------------------------------------------| | 0 | 0 | No edge detection (capture operation invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | | TQ0IS1 | TQ0IS0 | Capture trigger input signal (TIQ00 pin) valid edge setting | |--------|--------|-------------------------------------------------------------| | 0 | 0 | No edge detection (capture operation invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | - Cautions 1. Rewrite the TQ0IS7 to TQ0IS0 bits when the TQ0CTL0.TQ0CE bit = 0. (The same value can be written when the TQ0CE bit = 1.) If rewriting was mistakenly performed, clear the TQ0CE bit to 0 and then set the bits again. - The TQ0IS7 to TQ0IS0 bits are valid only in the freerunning timer mode and the pulse width measurement mode. In all other modes, a capture operation is not possible. ### (5) TMQ0 I/O control register 2 (TQ0IOC2) The TQ0IOC2 register is an 8-bit register that controls the valid edge of the external event count input signal (TIQ00 pin) and external trigger input signal (TIQ00 pin). This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | After reset: 00H | | R/W | Address: | FFFFF54 | 14H | | | | |------------------|---|-----|----------|---------|---------|---------|---------|---------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TQ0IOC2 | 0 | 0 | 0 | 0 | TQ0EES1 | TQ0EES0 | TQ0ETS1 | TQ0ETS0 | | TQ0EES1 | TQ0EES0 | External event count input signal (TIQ00 pin) valid edge setting | |---------|---------|------------------------------------------------------------------| | 0 | 0 | No edge detection (external event count invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | | TQ0ETS1 | TQ0ETS0 | External trigger input signal (TIQ00 pin) valid edge setting | |---------|---------|--------------------------------------------------------------| | 0 | 0 | No edge detection (external trigger invalid) | | 0 | 1 | Detection of rising edge | | 1 | 0 | Detection of falling edge | | 1 | 1 | Detection of both edges | - Cautions 1. Rewrite the TQ0EES1, TQ0EES0, TQ0ETS1, and TQ0ETS0 bits when the TQ0CTL0.TQ0CE bit = 0. (The same value can be written when the TQ0CE bit = 1.) If rewriting was mistakenly performed, clear the TQ0CE bit to 0 and then set the bits again. - The TQ0EES1 and TQ0EES0 bits are valid only when the TQ0CTL1.TQ0EEE bit = 1 or when the external event count mode (TQ0CTL1.TQ0MD2 to TQ0CTL1.TQ0MD0 bits = 001) has been set. - The TQ0ETS1 and TQ0ETS0 bits are valid only when the external trigger pulse output mode (TQ0CTL1.TQ0MD2 to TQ0CTL1.TQ0MD0 bits = 010) or the one-shot pulse output mode (TQ0CTL1.TQ0MD2 to TQ0CTL1.TQ0MD0 = 011) is set. ### (6) TMQ0 option register 0 (TQ0OPT0) The TQ0OPT0 register is an 8-bit register used to set the capture/compare operation and detect an overflow. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. After reset: 00H R/W Address: FFFFF545H 7 6 5 4 3 2 1 <0> TQ0OPT0 TQ0CCS3 TQ0CCS2 TQ0CCS1 TQ0CCS0 0 0 0 TQ0OVF | TQ0CCSm | TQ0CCRm register capture/compare selection | |---------|----------------------------------------------------------------| | 0 | Compare register selected | | 1 | Capture register selected | | The TQ0 | CCSm bit setting is valid only in the free-running timer mode. | | TQ0OVF | TMQ0 overflow detection | |-----------|-----------------------------------------------| | Set (1) | Overflow occurred | | Reset (0) | TQ0OVF bit 0 written or TQ0CTL0.TQ0CE bit = 0 | - The TQ0OVF bit is set when the 16-bit counter count value overflows from FFFFH to 0000H in the free-running timer mode or the pulse width measurement mode. - An interrupt request signal (INTTQ0OV) is generated at the same time that the TQ0OVF bit is set to 1. The INTTQ0OV signal is not generated in modes other than the free-running timer mode and the pulse width measurement mode. - The TQ0OVF bit is not cleared even when the TQ0OVF bit or the TQ0OPT0 register are read when the TQ0OVF bit = 1. - The TQ0OVF bit can be both read and written, but the TQ0OVF bit cannot be set to 1 by software. Writing 1 has no influence on the operation of TMQ0. - Cautions 1. Rewrite the TQ0CCS3 to TQ0CCS0 bits when the TQ0CTL0.TQ0CE bit = 0. (The same value can be written when the TQ0CE bit = 1.) If rewriting was mistakenly performed, clear the TQ0CE bit to 0 and then set the bits again. - 2. Be sure to clear bits 1 to 3 to "0". **Remark** m = 0 to 3 ### (7) TMQ0 capture/compare register 0 (TQ0CCR0) The TQ0CCR0 register can be used as a capture register or a compare register depending on the mode. This register can be used as a capture register or a compare register only in the free-running timer mode, depending on the setting of the TQ0OPT0.TQ0CCS0 bit. In the pulse width measurement mode, the TQ0CCR0 register can be used only as a capture register. In any other mode, this register can be used only as a compare register. The TQ0CCR0 register can be read or written during operation. This register can be read or written in 16-bit units. Reset sets this register to 0000H. Caution Accessing the TQ0CCR0 register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | TQ0CCR0 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | After res | set: 0 | 000H | F | R/W | Ad | dress | : F | FFFF | 546H | I | | | | | | | |-----------------------------------------------|-----------|--------|------|----|-----|----|-------|-----|------|------|---|---|---|---|---|---|---| | TQ0CCR0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TQ0CCR0 | | | | | | | | | | | | | | | | | #### (a) Function as compare register The TQ0CCR0 register can be rewritten even when the TQ0CTL0.TQ0CE bit = 1. The set value of the TQ0CCR0 register is transferred to the CCR0 buffer register. When the value of the 16-bit counter matches the value of the CCR0 buffer register, a compare match interrupt request signal (INTTQ0CC0) is generated. If TQQ00 pin output is enabled at this time, the output of the TQQ00 pin is inverted. When the TQ0CCR0 register is used as a cycle register in the interval timer mode, external event count mode, external trigger pulse output mode, one-shot pulse output mode, or PWM output mode, the value of the 16-bit counter is cleared (0000H) if its count value matches the value of the CCR0 buffer register. ### (b) Function as capture register When the TQ0CCR0 register is used as a capture register in the free-running timer mode, the count value of the 16-bit counter is stored in the TQ0CCR0 register if the valid edge of the capture trigger input pin (TlQ00 pin) is detected. In the pulse-width measurement mode, the count value of the 16-bit counter is stored in the TQ0CCR0 register and the 16-bit counter is cleared (0000H) if the valid edge of the capture trigger input pin (TlQ00 pin) is detected. Even if the capture operation and reading the TQ0CCR0 register conflict, the correct value of the TQ0CCR0 register can be read. The following table shows the functions of the capture/compare register in each mode, and how to write data to the compare register. Table 8-2. Function of Capture/Compare Register in Each Mode and How to Write Compare Register | Operation Mode | Capture/Compare Register | How to Write Compare Register | |-------------------------------|--------------------------|-------------------------------| | Interval timer | Compare register | Anytime write | | External event counter | Compare register | Anytime write | | External trigger pulse output | Compare register | Batch write | | One-shot pulse output | Compare register | Anytime write | | PWM output | Compare register | Batch write | | Free-running timer | Capture/compare register | Anytime write | | Pulse width measurement | Capture register | = | ### (8) TMQ0 capture/compare register 1 (TQ0CCR1) The TQ0CCR1 register can be used as a capture register or a compare register depending on the mode. This register can be used as a capture register or a compare register only in the free-running timer mode, depending on the setting of the TQ0OPT0.TQ0CCS1 bit. In the pulse width measurement mode, the TQ0CCR1 register can be used only as a capture register. In any other mode, this register can be used only as a compare register. The TQ0CCR1 register can be read or written during operation. This register can be read or written in 16-bit units. Reset sets this register to 0000H. Caution Accessing the TQ0CCR1 register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | TQ0CCR1 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | After res | set: 0 | 000H | F | R/W | Ad | dress: | : F | FFFF | 548H | | | | | | | | |-----------------------------------------------|-----------|--------|------|----|-----|----|--------|-----|------|------|---|---|---|---|---|---|---| | TQ0CCR1 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TQ0CCR1 | | | | | | | | | | | | | | | | | #### (a) Function as compare register The TQ0CCR1 register can be rewritten even when the TQ0CTL0.TQ0CE bit = 1. The set value of the TQ0CCR1 register is transferred to the CCR1 buffer register. When the value of the 16-bit counter matches the value of the CCR1 buffer register, a compare match interrupt request signal (INTTQ0CC1) is generated. If TQQ01 pin output is enabled at this time, the output of the TQQ01 pin is inverted. #### (b) Function as capture register When the TQ0CCR1 register is used as a capture register in the free-running timer mode, the count value of the 16-bit counter is stored in the TQ0CCR1 register if the valid edge of the capture trigger input pin (TIQ01 pin) is detected. In the pulse-width measurement mode, the count value of the 16-bit counter is stored in the TQ0CCR1 register and the 16-bit counter is cleared (0000H) if the valid edge of the capture trigger input pin (TIQ01 pin) is detected. Even if the capture operation and reading the TQ0CCR1 register conflict, the correct value of the TQ0CCR1 register can be read. The following table shows the functions of the capture/compare register in each mode, and how to write data to the compare register. Table 8-3. Function of Capture/Compare Register in Each Mode and How to Write Compare Register | Operation Mode | Capture/Compare Register | How to Write Compare Register | |-------------------------------|--------------------------|-------------------------------| | Interval timer | Compare register | Anytime write | | External event counter | Compare register | Anytime write | | External trigger pulse output | Compare register | Batch write | | One-shot pulse output | Compare register | Anytime write | | PWM output | Compare register | Batch write | | Free-running timer | Capture/compare register | Anytime write | | Pulse width measurement | Capture register | _ | # (9) TMQ0 capture/compare register 2 (TQ0CCR2) The TQ0CCR2 register can be used as a capture register or a compare register depending on the mode. This register can be used as a capture register or a compare register only in the free-running timer mode, depending on the setting of the TQ0OPT0.TQ0CCS2 bit. In the pulse width measurement mode, the TQ0CCR2 register can be used only as a capture register. In any other mode, this register can be used only as a compare register. The TQ0CCR2 register can be read or written during operation. This register can be read or written in 16-bit units. Reset sets this register to 0000H. Caution Accessing the TQ0CCR2 register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | TQ0CCR2 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | After res | set: 0 | 000H | F | R/W | Ad | dress: | : F | FFFF | -54AH | 1 | | | | | | | |-----------------------------------------------|-----------|--------|------|----|-----|----|--------|-----|------|-------|---|---|---|---|---|---|---| | TQ0CCR2 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TQ0CCR2 | | | | | | | | | | | | | | | | | #### (a) Function as compare register The TQ0CCR2 register can be rewritten even when the TQ0CTL0.TQ0CE bit = 1. The set value of the TQ0CCR2 register is transferred to the CCR2 buffer register. When the value of the 16-bit counter matches the value of the CCR2 buffer register, a compare match interrupt request signal (INTTQ0CC2) is generated. If TQQ02 pin output is enabled at this time, the output of the TQQ02 pin is inverted. #### (b) Function as capture register When the TQ0CCR2 register is used as a capture register in the free-running timer mode, the count value of the 16-bit counter is stored in the TQ0CCR2 register if the valid edge of the capture trigger input pin (TIQ02 pin) is detected. In the pulse-width measurement mode, the count value of the 16-bit counter is stored in the TQ0CCR2 register and the 16-bit counter is cleared (0000H) if the valid edge of the capture trigger input pin (TIQ02 pin) is detected. Even if the capture operation and reading the TQ0CCR2 register conflict, the correct value of the TQ0CCR2 register can be read. The following table shows the functions of the capture/compare register in each mode, and how to write data to the compare register. Table 8-4. Function of Capture/Compare Register in Each Mode and How to Write Compare Register | Operation Mode | Capture/Compare Register | How to Write Compare Register | |-------------------------------|--------------------------|-------------------------------| | Interval timer | Compare register | Anytime write | | External event counter | Compare register | Anytime write | | External trigger pulse output | Compare register | Batch write | | One-shot pulse output | Compare register | Anytime write | | PWM output | Compare register | Batch write | | Free-running timer | Capture/compare register | Anytime write | | Pulse width measurement | Capture register | - | # (10) TMQ0 capture/compare register 3 (TQ0CCR3) The TQ0CCR3 register can be used as a capture register or a compare register depending on the mode. This register can be used as a capture register or a compare register only in the free-running timer mode, depending on the setting of the TQ0OPT0.TQ0CCS3 bit. In the pulse width measurement mode, the TQ0CCR3 register can be used only as a capture register. In any other mode, this register can be used only as a compare register. The TQ0CCR3 register can be read or written during operation. This register can be read or written in 16-bit units. Reset sets this register to 0000H. Caution Accessing the TQ0CCR3 register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | TQ0CCR3 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | After res | set: 0 | 000H | F | R/W | Ad | dress | : F | FFFF | 54CF | 1 | | | | | | | |-----------------------------------------------|-----------|--------|------|----|-----|----|-------|-----|------|------|---|---|---|---|---|---|---| | TQ0CCR3 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TQ0CCR3 | | | | | | | | | | | | | | | | | #### (a) Function as compare register The TQ0CCR3 register can be rewritten even when the TQ0CTL0.TQ0CE bit = 1. The set value of the TQ0CCR3 register is transferred to the CCR3 buffer register. When the value of the 16-bit counter matches the value of the CCR3 buffer register, a compare match interrupt request signal (INTTQ0CC3) is generated. If TQQ03 pin output is enabled at this time, the output of the TQQ03 pin is inverted. #### (b) Function as capture register When the TQ0CCR3 register is used as a capture register in the free-running timer mode, the count value of the 16-bit counter is stored in the TQ0CCR3 register if the valid edge of the capture trigger input pin (TIQ03 pin) is detected. In the pulse-width measurement mode, the count value of the 16-bit counter is stored in the TQ0CCR3 register and the 16-bit counter is cleared (0000H) if the valid edge of the capture trigger input pin (TIQ03 pin) is detected. Even if the capture operation and reading the TQ0CCR3 register conflict, the correct value of the TQ0CCR3 register can be read. The following table shows the functions of the capture/compare register in each mode, and how to write data to the compare register. Table 8-5. Function of Capture/Compare Register in Each Mode and How to Write Compare Register | Operation Mode | Capture/Compare Register | How to Write Compare Register | |-------------------------------|--------------------------|-------------------------------| | Interval timer | Compare register | Anytime write | | External event counter | Compare register | Anytime write | | External trigger pulse output | Compare register | Batch write | | One-shot pulse output | Compare register | Anytime write | | PWM output | Compare register | Batch write | | Free-running timer | Capture/compare register | Anytime write | | Pulse width measurement | Capture register | _ | # (11) TMQ0 counter read buffer register (TQ0CNT) The TQ0CNT register is a read buffer register that can read the count value of the 16-bit counter. If this register is read when the TQ0CTL0.TQ0CE bit = 1, the count value of the 16-bit timer can be read. This register is read-only, in 16-bit units. The value of the TQ0CNT register is cleared to 0000H when the TQ0CE bit = 0. If the TQ0CNT register is read at this time, the value of the 16-bit counter (FFFFH) is not read, but 0000H is read. The value of the TQ0CNT register is cleared to 0000H after reset, as the TQ0CE bit is cleared to 0. Caution Accessing the TQ0CNT register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | After res | et: 0 | 000H | F | ₹ . | Addre | ess: | FFF | FF54 | ŀΕΗ | | | | | | | | |---------------------------------------|-----------|-------|------|----|-----|-------|------|-----|------|-----|---|---|---|---|---|---|---| | | TQ0CNT | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### 8.5 Operation TMQ0 can perform the following operations. | Operation | TQ0CTL1.TQ0EST Bit (Software Trigger Bit) | TIQ00 Pin<br>(External Trigger Input) | Capture/Compare<br>Register Setting | Compare Register<br>Write | |------------------------------------------------------|-------------------------------------------|---------------------------------------|-------------------------------------|---------------------------| | Interval timer mode | Invalid | Invalid | Compare only | Anytime write | | External event count mode <sup>Note 1</sup> | Invalid | Invalid | Compare only | Anytime write | | External trigger pulse output mode <sup>Note 2</sup> | Valid | Valid | Compare only | Batch write | | One-shot pulse output mode <sup>Note 2</sup> | Valid | Valid | Compare only | Anytime write | | PWM output mode | Invalid | Invalid | Compare only | Batch write | | Free-running timer mode | Invalid | Invalid | Switching enabled | Anytime write | | Pulse width measurement mode <sup>Note 2</sup> | Invalid | Invalid | Capture only | Not applicable | - Notes 1. To use the external event count mode, specify that the valid edge of the TIQ00 pin capture trigger input is not detected (by clearing the TQ0IOC1.TQ0IS1 and TQ0IOC1.TQ0IS0 bits to "00"). - 2. When using the external trigger pulse output mode, one-shot pulse output mode, and pulse width measurement mode, select the internal clock as the count clock (by clearing the TQ0CTL1.TQ0EEE bit to 0). # 8.5.1 Interval timer mode (TQ0MD2 to TQ0MD0 bits = 000) In the interval timer mode, an interrupt request signal (INTTQ0CC0) is generated at the specified interval if the TQ0CTL0.TQ0CE bit is set to 1. A square wave whose half cycle is equal to the interval can be output from the TQQ00 pin. Usually, the TQ0CCR1 to TQ0CCR3 registers are not used in the interval timer mode. Figure 8-2. Configuration of Interval Timer When the TQ0CE bit is set to 1, the value of the 16-bit counter is cleared from FFFFH to 0000H in synchronization with the count clock, and the counter starts counting. At this time, the output of the TQ000 pin is inverted. Additionally, the set value of the TQ0CCR0 register is transferred to the CCR0 buffer register. When the count value of the 16-bit counter matches the value of the CCR0 buffer register, the 16-bit counter is cleared to 0000H, the output of the TOQ00 pin is inverted, and a compare match interrupt request signal (INTTQ0CC0) is generated. The interval can be calculated by the following expression. Interval = (Set value of TQ0CCR0 register + 1) × Count clock cycle Figure 8-4. Register Setting for Interval Timer Mode Operation (1/2) (c) TMQ0 I/O control register 0 (TQ0IOC0) TQ00L3 TQ00E3 TQ00L2 TQ00E2 TQ00L1 TQ00E1 TQ00L0 TQ00E0 TQ0IOC0 0/1 $\Omega/1$ $\Omega/1$ $\Omega/1$ 0/1 $\Omega/1$ $\Omega/1$ 0: Disable TOQ00 pin output 1: Enable TOQ00 pin output Setting of output level with operation of TOQ00 pin disabled 0: I ow level 1: High level 0: Disable TOQ01 pin output 1: Enable TOQ01 pin output Setting of output level with operation of TOQ01 pin disabled 0: Low level 1: High level 0: Disable TOQ02 pin output 1: Enable TOQ02 pin output Setting of output level with operation of TOQ02 pin disabled 0: Low level 1: High level 0: Disable TOQ03 pin output 1: Enable TOQ03 pin output Setting of output level with operation of TOQ03 pin disabled 0: Low level 1: High level (d) TMQ0 counter read buffer register (TQ0CNT) By reading the TQ0CNT register, the count value of the 16-bit counter can be read. (e) TMQ0 capture/compare register 0 (TQ0CCR0) If the TQ0CCR0 register is set to D<sub>0</sub>, the interval is as follows. Figure 8-4. Register Setting for Interval Timer Mode Operation (2/2) Interval = $(D_0 + 1) \times Count clock cycle$ #### (f) TMQ0 capture/compare registers 1 to 3 (TQ0CCR1 to TQ0CCR3) Usually, the TQ0CCR1 to TQ0CCR3 registers are not used in the interval timer mode. However, the set value of the TQ0CCR1 to TQ0CCR3 registers are transferred to the CCR1 to CCR3 buffer registers. The compare match interrupt request signals (INTTQ0CC1 to INTTQ0CCR3) is generated when the count value of the 16-bit counter matches the value of the CCR1 to CCR3 buffer registers. Therefore, mask the interrupt request by using the corresponding interrupt mask flags (TQ0CCMK1 to TQ0CCMK3). **Remark** TMQ0 I/O control register 1 (TQ0IOC1), TMQ0 I/O control register 2 (TQ0IOC2), and TMQ0 option register 0 (TQ0OPT0) are not used in the interval timer mode. # (1) Interval timer mode operation flow Figure 8-5. Software Processing Flow in Interval Timer Mode #### (2) Interval timer mode operation timing #### (a) Operation if TQ0CCR0 register is set to 0000H If the TQ0CCR0 register is set to 0000H, the INTTQ0CC0 signal is generated at each count clock of the second clock or later, and the output of the TOQ00 pin is inverted. The value of the 16-bit counter is always 0000H. # (b) Operation if TQ0CCR0 register is set to FFFFH If the TQ0CCR0 register is set to FFFFH, the 16-bit counter counts up to FFFFH. The counter is cleared to 0000H in synchronization with the next count-up timing. The INTTQ0CC0 signal is generated and the output of the TOQ00 pin is inverted. At this time, an overflow interrupt request signal (INTTQ0OV) is not generated, nor is the overflow flag (TQ0OPT0.TQ0OVF bit) set to 1. ### (c) Notes on rewriting TQ0CCR0 register To change the value of the TQ0CCR0 register to a smaller value, stop counting once and then change the set value. If the value of the TQ0CCR0 register is rewritten to a smaller value during counting, the 16-bit counter may overflow. If the value of the TQ0CCR0 register is changed from $D_1$ to $D_2$ while the count value is greater than $D_2$ but less than $D_1$ , the count value is transferred to the CCR0 buffer register as soon as the TQ0CCR0 register has been rewritten. Consequently, the value of the 16-bit counter that is compared is $D_2$ . Because the count value has already exceeded $D_2$ , however, the 16-bit counter counts up to FFFFH, overflows, and then counts up again from 0000H. When the count value matches $D_2$ , the INTTQ0CC0 signal is generated and the output of the TOQ00 pin is inverted. Therefore, the INTTQ0CC0 signal may not be generated at the interval time " $(D_1 + 1) \times$ Count clock cycle" or " $(D_2 + 1) \times$ Count clock cycle" originally expected, but may be generated at an interval of " $(10000H + D_2 + 1) \times$ Count clock period". # (d) Operation of TQ0CCR1 to TQ0CCR3 registers Figure 8-6. Configuration of TQ0CCR1 to TQ0CCR3 Registers If the set value of the TQ0CCRk register is less than the set value of the TQ0CCR0 register, the INTTQ0CCk signal is generated once per cycle. At the same time, the output of the TOPQ0k pin is inverted. The TOQ0k pin outputs a square wave with the same cycle as that output by the TOQ00 pin. **Remark** k = 1 to 3 Figure 8-7. Timing Chart When $D_{01} \ge D_{k1}$ If the set value of the TQ0CCRk register is greater than the set value of the TQ0CCR0 register, the count value of the 16-bit counter does not match the value of the TQ0CCRk register. Consequently, the INTTQ0CCk signal is not generated, nor is the output of the TQQ0k pin changed. **Remark** k = 1 to 3 Figure 8-8. Timing Chart When $D_{01} < D_{k1}$ # 8.5.2 External event count mode (TQ0MD2 to TQ0MD0 bits = 001) In the external event count mode, the valid edge of the external event count input is counted when the TQ0CTL0.TQ0CE bit is set to 1, and an interrupt request signal (INTTQ0CC0) is generated each time the specified number of edges have been counted. The TOQ00 pin cannot be used. Usually, the TQ0CCR1 to TQ0CCR3 registers are not used in the external event count mode. Figure 8-9. Configuration in External Event Count Mode When the TQ0CE bit is set to 1, the value of the 16-bit counter is cleared from FFFFH to 0000H. The counter counts each time the valid edge of external event count input is detected. Additionally, the set value of the TQ0CCR0 register is transferred to the CCR0 buffer register. When the count value of the 16-bit counter matches the value of the CCR0 buffer register, the 16-bit counter is cleared to 0000H, and a compare match interrupt request signal (INTTQ0CC0) is generated. The INTTQ0CC0 signal is generated each time the valid edge of the external event count input has been detected (set value of TQ0CCR0 register + 1) times. Figure 8-11. Register Setting for Operation in External Event Count Mode (1/2) Figure 8-11. Register Setting for Operation in External Event Count Mode (2/2) #### (f) TMQ0 capture/compare register 0 (TQ0CCR0) If Do is set to the TQ0CCR0 register, the counter is cleared and a compare match interrupt request signal (INTTQ0CC0) is generated when the number of external event counts reaches (D<sub>0</sub> + 1). # (g) TMQ0 capture/compare registers 1 to 3 (TQ0CCR1 to TQ0CCR3) Usually, the TQ0CCR1 to TQ0CCR3 registers are not used in the external event count mode. However, the set value of the TQ0CCR1 to TQ0CCR3 registers are transferred to the CCR1 to CCR3 buffer registers. When the count value of the 16-bit counter matches the value of the CCR1 to CCR3 buffer registers, compare match interrupt request signals (INTTQ0CC1 to INTTQ0CC3) are generated. Therefore, mask the interrupt signal by using the interrupt mask flags (TQ0CCMK1 to TQ0CCMK3). Caution When an external clock is used as the count clock, the external clock can be input only from the TIQ00 pin. At this time, set the TQ0IOC1.TQ0IS1 and TQ0IOC1.TQ0IS0 bits to 00 (capture trigger input (TIQ00 pin): no edge detection). Remark The TMQ0 I/O control register 1 (TQ0IOC1) and TMQ0 option register 0 (TQ0OPT0) are not used in the external event count mode. # (1) External event count mode operation flow Figure 8-12. Flow of Software Processing in External Event Count Mode # (2) Operation timing in external event count mode Cautions 1. In the external event count mode, do not set the TQ0CCR0 register to 0000H. 2. In the external event count mode, use of the timer output is disabled. If performing timer output using external event count input, set the interval timer mode, and select the operation enabled by the external event count input for the count clock (TQ0CTL1.TQ0MD2 to TQ0CTL1.TQ0MD0 bits = 000, TQ0CTL1.TQ0EEE bit = 1). # (a) Operation if TQ0CCR0 register is set to FFFFH If the TQ0CCR0 register is set to FFFFH, the 16-bit counter counts to FFFFH each time the valid edge of the external event count signal has been detected. The 16-bit counter is cleared to 0000H in synchronization with the next count-up timing, and the INTTQ0CC0 signal is generated. At this time, the TQ0OPT0.TQ0OVF bit is not set. # (b) Notes on rewriting the TQ0CCR0 register To change the value of the TQ0CCR0 register to a smaller value, stop counting once and then change the set value. If the value of the TQ0CCR0 register is rewritten to a smaller value during counting, the 16-bit counter may overflow. If the value of the TQ0CCR0 register is changed from $D_1$ to $D_2$ while the count value is greater than $D_2$ but less than $D_1$ , the count value is transferred to the CCR0 buffer register as soon as the TQ0CCR0 register has been rewritten. Consequently, the value that is compared with the 16-bit counter is $D_2$ . Because the count value has already exceeded $D_2$ , however, the 16-bit counter counts up to FFFFH, overflows, and then counts up again from 0000H. When the count value matches $D_2$ , the INTTQ0CC0 signal is generated. Therefore, the INTTQ0CC0 signal may not be generated at the valid edge count of " $(D_1 + 1)$ times" or " $(D_2 + 1)$ times" originally expected, but may be generated at the valid edge count of " $(10000H + D_2 + 1)$ times". # (c) Operation of TQ0CCR1 to TQ0CCR3 registers Figure 8-13. Configuration of TQ0CCR1 to TQ0CCR3 Registers If the set value of the TQ0CCRk register is smaller than the set value of the TQ0CCR0 register, the INTTQ0CCk signal is generated once per cycle. **Remark** k = 1 to 3 Figure 8-14. Timing Chart When $D_{01} \ge D_{k1}$ If the set value of the TQ0CCRk register is greater than the set value of the TQ0CCR0 register, the INTTQ0CCk signal is not generated because the count value of the 16-bit counter and the value of the TQ0CCRk register do not match. **Remark** k = 1 to 3 Figure 8-15. Timing Chart When Do1 < Dk1 # 8.5.3 External trigger pulse output mode (TQ0MD2 to TQ0MD0 bits = 010) In the external trigger pulse output mode, 16-bit timer/event counter Q waits for a trigger when the TQ0CTL0.TQ0CE bit is set to 1. When the valid edge of an external trigger input signal is detected, 16-bit timer/event counter Q starts counting, and outputs a PWM waveform from the TQQ01 to TQQ03 pins. Pulses can also be output by generating a software trigger instead of using the external trigger. When using a software trigger, a square wave that has one cycle of the PWM waveform as half its cycle can also be output from the TOQ00 pin. Figure 8-16. Configuration in External Trigger Pulse Output Mode Figure 8-17. Basic Timing in External Trigger Pulse Output Mode 16-bit timer/event counter Q waits for a trigger when the TQ0CE bit is set to 1. When the trigger is generated, the 16-bit counter is cleared from FFFFH to 0000H, starts counting at the same time, and outputs a PWM waveform from the TOQ0k pin. If the trigger is generated again while the counter is operating, the counter is cleared to 0000H and restarted. (The output of the TOQ00 pin is inverted. The TOQ0k pin outputs a high-level regardless of the status (high/low) when a trigger is generated.) The active level width, cycle, and duty factor of the PWM waveform can be calculated as follows. ``` Active level width = (Set value of TQ0CCRk register) × Count clock cycle Cycle = (Set value of TQ0CCR0 register + 1) × Count clock cycle Duty factor = (Set value of TQ0CCRk register)/(Set value of TQ0CCR0 register + 1) ``` The compare match request signal INTTQ0CC0 is generated when the 16-bit counter counts next time after its count value matches the value of the CCR0 buffer register, and the 16-bit counter is cleared to 0000H. The compare match interrupt request signal INTTQ0CCk is generated when the count value of the 16-bit counter matches the value of the CCRk buffer register. The value set to the TQ0CCRm register is transferred to the CCRm buffer register when the count value of the 16-bit counter matches the value of the CCR0 buffer register and the 16-bit counter is cleared to 0000H. The valid edge of an external trigger input signal, or setting the software trigger (TQ0CTL1.TQ0EST bit) to 1 is used as the trigger. ``` Remark k = 1 \text{ to } 3 m = 0 \text{ to } 3 ``` Figure 8-18. Setting of Registers in External Trigger Pulse Output Mode (1/3) (b) TMQ0 control register 1 (TQ0CTL1) TQ0EST TQ0EEE TQ0MD2 TQ0MD1 TQ0MD0 TQ0CTL1 0/1 0 0 0, 1, 0: External trigger pulse output mode 0: Operate on count clock selected by TQ0CKS0 to TQ0CKS2 bits Generate software trigger when 1 is written (c) TMQ0 I/O control register 0 (TQ0IOC0) TQ00L3 TQ00E3 TQ00L2 TQ00E2 TQ00L1 TQ00E1 TQ00L0 TQ00E0 TQ0IOC0 0/1 0/1 Note 0/1 Note 0: Disable TOQ00 pin output 1: Enable TOQ00 pin output Setting of output level while operation of TOQ00 pin is disabled 0: Low level 1: High level 0: Disable TOQ01 pin output 1: Enable TOQ01 pin output Specification of active level of TOQ01 pin output 0: Active-high 1: Active-low 0: Disable TOQ02 pin output 1: Enable TOQ02 pin output Specification of active level of TOQ02 pin output 0: Active-high 1: Active-low 0: Disable TOQ03 pin output 1: Enable TOQ03 pin output Specification of active level of TOQ03 pin output 0: Active-high 1: Active-low • When TQ0OLk bit = 0 • When TQ0OLk bit = 1 16-bit counter 16-bit counter TOQ0k pin output TOQ0k pin output Note Clear this bit to 0 when the TOQ00 pin is not used in the external trigger pulse output mode. Figure 8-18. Setting of Registers in External Trigger Pulse Output Mode (2/3) Figure 8-18. Setting of Registers in External Trigger Pulse Output Mode (3/3) # (d) TMQ0 I/O control register 2 (TQ0IOC2) TQ0EES1 TQ0EES0 TQ0ETS1 TQ0ETS0 TQ0IOC2 0 0 0 0 0/1 0/1 0/1 0/1 Select valid edge of external trigger input Select valid edge of external event count input #### (e) TMQ0 counter read buffer register (TQ0CNT) The value of the 16-bit counter can be read by reading the TQ0CNT register. # (f) TMQ0 capture/compare registers 0 to 3 (TQ0CCR0 to TQ0CCR3) If $D_0$ is set to the TQ0CCR0 register, $D_1$ to the TQ0CCR1 register, $D_2$ to the TQ0CCR2 register, and $D_3$ , to the TQ0CCR3 register, the cycle and active level of the PWM waveform are as follows. Cycle = $(D_0 + 1) \times Count clock cycle$ TOQ01 pin PWM waveform active level width = $D_1 \times Count$ clock cycle TOQ02 pin PWM waveform active level width = D2 × Count clock cycle TOQ03 pin PWM waveform active level width = D<sub>3</sub> × Count clock cycle - **Remarks 1.** TMQ0 I/O control register 1 (TQ0IOC1) and TMQ0 option register 0 (TQ0OPT0) are not used in the external trigger pulse output mode. - 2. Updating TMQ0 capture/compare register 2 (TQ0CCR2) and TMQ0 capture/compare register 3 (TQ0CCR3) is validated by writing TMQ0 capture/compare register 1 (TQ0CCR1). # (1) Operation flow in external trigger pulse output mode Figure 8-19. Software Processing Flow in External Trigger Pulse Output Mode (1/2) <1> Count operation start flow <4> TQ0CCR1 to TQ0CCR3 register setting change flow Writing of the TQ0CCR1 START Setting of TQ0CCR2, register must be performed TQ0CCR3 registers when the set duty factor is only changed after writing the TQ0CCR2 and TQ0CCR3 Register initial setting registers. Setting of TQ0CCR1 register Initial setting of these TQ0CTL0 register When the counter is cleared registers is performed (TQ0CKS0 to TQ0CKS2 bits) after setting, the value of the before setting the TQ0CTL1 register, TQ0CCRm register is transferred TQ0CE bit to 1. TQ0IOC0 register, to the CCRm buffer register. TQ0IOC2 register, TQ0CCR0 to TQ0CCR3 registers <5> TQ0CCR2, TQ0CCR3 register setting change flow The TQ0CKS0 to TQ0CCR1 register writing of the TQ0CE bit = 1TQ0CKS2 bits can be set at the same time same value is necessary only Setting of TQ0CCR2, when the set duty factor of when counting is TQ0CCR3 registers TOQ02 and TOQ03 pin enabled (TQ0CE bit = 1). Trigger wait status outputs is changed. When the counter is cleared after setting, Setting of TQ0CCR1 register the value of the TQ0CCRm <2> TQ0CCR0 to TQ0CCR3 register register is transferred to setting change flow the CCRm buffer register. Writing of the TQ0CCR1 register must be performed Setting of TQ0CCR0, TQ0CCR2, after writing the TQ0CCR0, and TQ0CCR3 registers TQ0CCR2, and TQ0CCR3 <6> TQ0CCR1 register setting change flow registers. When the counter is cleared Only writing of the TQ0CCR1 TQ0CCR1 register after setting, the value register must be performed when of the TQ0CCRm register is the set duty factor is only changed. Setting of TQ0CCR1 register transferred to the CCRm buffer When counter is cleared after registers. setting, the value of the TQ0CCRm register is transferred to the CCRm buffer register. <3> TQ0CCR0 register setting change flow TQ0CCR1 register writing of the same value is Setting of TQ0CCR0 register necessary only when the <7> Count operation stop flow set cycle is changed. TQ0CE bit = 0When the counter is Counting is stopped. Setting of TQ0CCR1 register cleared after setting, the value of the TQ0CCRm register is transferred to the CCRm buffer register. STOP **Remark** m = 0 to 3 Figure 8-19. Software Processing Flow in External Trigger Pulse Output Mode (2/2) # (2) External trigger pulse output mode operation timing # (a) Note on changing pulse width during operation To change the PWM waveform while the counter is operating, write the TQ0CCR1 register last. Rewrite the TQ0CCRk register after writing the TQ0CCR1 register after the INTTQ0CC0 signal is detected. In order to transfer data from the TQ0CCRm register to the CCRm buffer register, the TQ0CCR1 register must be written. To change both the cycle and active level width of the PWM waveform at this time, first set the cycle to the TQ0CCR0 register, set the active level width to the TQ0CCR2 and TQ0CCR3 registers, and then set an active level to the TQ0CCR1 register. To change only the cycle of the PWM waveform, first set the cycle to the TQ0CCR0 register, and then write the same value to the TQ0CCR1 register. To change only the active level width (duty factor) of the PWM waveform, first set an active level to the TQ0CCR2 and TQ0CCR3 registers and then set an active level to the TQ0CCR1 register. To change only the active level width (duty factor) of the PWM waveform output by the TOQ01 pin, only the TQ0CCR1 register has to be set. To change only the active level width (duty factor) of the PWM waveform output by the TOQ02 and TOQ03 pins, first set an active level width to the TQ0CCR2 and TQ0CCR3 registers, and then write the same value to the TQ0CCR1 register. After data is written to the TQ0CCR1 register, the value written to the TQ0CCRm register is transferred to the CCRm buffer register in synchronization with clearing of the 16-bit counter, and is used as the value compared with the 16-bit counter. To write the TQ0CCR0 to TQ0CCR3 registers again after writing the TQ0CCR1 register once, do so after the INTTQ0CC0 signal is generated. Otherwise, the value of the CCRm buffer register may become undefined because timing of transferring data from the TQ0CCRm register to the CCRm buffer register conflicts with writing the TQ0CCRm register. **Remark** m = 0 to 3 # (b) 0%/100% output of PWM waveform To output a 0% waveform, set the TQ0CCRk register to 0000H. If the set value of the TQ0CCR0 register is FFFFH, the INTTQ0CCk signal is generated periodically. To output a 100% waveform, set a value of (set value of TQ0CCR0 register + 1) to the TQ0CCRk register. If the set value of the TQ0CCR0 register is FFFFH, 100% output cannot be produced. # (c) Conflict between trigger detection and match with CCRk buffer register If the trigger is detected immediately after the INTTQ0CCk signal is generated, the 16-bit counter is immediately cleared to 0000H, the output signal of the TOQ0k pin is asserted, and the counter continues counting. Consequently, the inactive period of the PWM waveform is shortened. If the trigger is detected immediately before the INTTQ0CCk signal is generated, the INTTQ0CCk signal is not generated, and the 16-bit counter is cleared to 0000H and continues counting. The output signal of the TOQ0k pin remains active. Consequently, the active period of the PWM waveform is extended. # (d) Conflict between trigger detection and match with CCR0 buffer register If the trigger is detected immediately after the INTTQ0CC0 signal is generated, the 16-bit counter is cleared to 0000H and continues counting up. Therefore, the active period of the TOQ0k pin is extended by time from generation of the INTTQ0CC0 signal to trigger detection. If the trigger is detected immediately before the INTTQ0CC0 signal is generated, the INTTQ0CC0 signal is not generated. The 16-bit counter is cleared to 0000H, the TOQ0k pin is asserted, and the counter continues counting. Consequently, the inactive period of the PWM waveform is shortened. # (e) Generation timing of compare match interrupt request signal (INTTQ0CCk) The timing of generation of the INTTQ0CCk signal in the external trigger pulse output mode differs from the timing of other INTTQ0CCk signals; the INTTQ0CCk signal is generated when the count value of the 16-bit counter matches the value of the CCRk buffer register. Usually, the INTTQ0CCk signal is generated in synchronization with the next count up after the count value of the 16-bit counter matches the value of the CCRk buffer register. In the external trigger pulse output mode, however, it is generated one clock earlier. This is because the timing is changed to match the timing of changing the output signal of the TOQ0k pin. # 8.5.4 One-shot pulse output mode (TQ0MD2 to TQ0MD0 bits = 011) In the one-shot pulse output mode, 16-bit timer/event counter Q waits for a trigger when the TQ0CTL0.TQ0CE bit is set to 1. When the valid edge of an external trigger input is detected, 16-bit timer/event counter Q starts counting, and outputs a one-shot pulse from the TQQ01 to TQQ03 pins. Instead of the external trigger, a software trigger can also be generated to output the pulse. When the software trigger is used, the TOQ00 pin outputs the active level while the 16-bit counter is counting, and the inactive level when the counter is stopped (waiting for a trigger). Figure 8-20. Configuration in One-Shot Pulse Output Mode Figure 8-21. Basic Timing in One-Shot Pulse Output Mode When the TQ0CE bit is set to 1, 16-bit timer/event counter Q waits for a trigger. When the trigger is generated, the 16-bit counter is cleared from FFFFH to 0000H, starts counting, and outputs a one-shot pulse from the TOQ0k pin. After the one-shot pulse is output, the 16-bit counter is set to FFFFH, stops counting, and waits for a trigger. If a trigger is generated again while the one-shot pulse is being output, it is ignored. The output delay period and active level width of the one-shot pulse can be calculated as follows. Output delay period = (Set value of TQ0CCRk register) × Count clock cycle Active level width = (Set value of TQ0CCR0 register – Set value of TQ0CCRk register + 1) × Count clock cycle The compare match interrupt request signal INTTQ0CC0 is generated when the 16-bit counter counts after its count value matches the value of the CCR0 buffer register. The compare match interrupt request signal INTTQ0CCk is generated when the count value of the 16-bit counter matches the value of the CCRk buffer register. The valid edge of an external trigger input or setting the software trigger (TQ0CTL1.TQ0EST bit) to 1 is used as the trigger. **Remark** k = 1 to 3 Figure 8-22. Setting of Registers in One-Shot Pulse Output Mode (1/3) (c) TMQ0 I/O control register 0 (TQ0IOC0) TQ00L3 TQ00E3 TQ00L2 TQ00E2 TQ00L1 TQ00E1 TQ00L0 TQ00E0 0/1 Note TQ0IOC0 0/1 0/1 0/1 0/1Note 0/1 0/1 $\Omega/1$ 0: Disable TOQ00 pin output 1: Enable TOQ00 pin output Setting of output level while operation of TOQ00 pin is disabled 0: Low level 1: High level 0: Disable TOQ01 pin output 1: Enable TOQ01 pin output Specification of active level of TOQ01 pin output 0: Active-high 1: Active-low 0: Disable TOQ02 pin output 1: Enable TOQ02 pin output Specification of active level of TOQ02 pin output 0: Active-high 1: Active-low 0: Disable TOQ03 pin output 1: Enable TOQ03 pin output Specification of active level of TOQ03 pin output 0: Active-high 1: Active-low • When TQ0OLk bit = 0 • When TQ0OLk bit = 1 16-bit counter 16-bit counter TOQ0k pin output TOQ0k pin output (d) TMQ0 I/O control register 2 (TQ0IOC2) TQ0EES1 TQ0EES0 TQ0ETS1 TQ0ETS0 TQ0IOC2 0 0 0/1 0 0/1 0/1 0/1 Select valid edge of external trigger input Select valid edge of external event count input Note Clear this bit to 0 when the TOQ00 pin is not used in the one-shot pulse output mode. Figure 8-22. Register Setting in One-Shot Pulse Output Mode (2/3) # Figure 8-22. Register Setting in One-Shot Pulse Output Mode (3/3) #### (e) TMQ0 counter read buffer register (TQ0CNT) The value of the 16-bit counter can be read by reading the TQ0CNT register. #### (f) TMQ0 capture/compare registers 0 to 3 (TQ0CCR0 to TQ0CCR3) If $D_0$ is set to the TQ0CCR0 register and $D_k$ to the TQ0CCRk register, the active level width and output delay period of the one-shot pulse are as follows. Active level width = $(D_0 - D_k + 1) \times Count$ clock cycle Output delay period = $D_k \times Count clock cycle$ Caution One-shot pulses are not output in the one-shot pulse output mode if the value set for the TQ0CCRk register is greater than that for the TQ0CCR0 register. **Remarks 1.** TMQ0 I/O control register 1 (TQ0IOC1) and TMQ0 option register 0 (TQ0OPT0) are not used in the one-shot pulse output mode. **2.** k = 1 to 3 # (1) Operation flow in one-shot pulse output mode Figure 8-23. Software Processing Flow in One-Shot Pulse Output Mode (1/2) <1> Count operation start flow <2> TQ0CCR0 to TQ0CCR3 register setting change flow As rewriting the TQ0CCRm register **START** immediately forwards to the CCRm buffer Setting of TQ0CCR0 to TQ0CCR3 register, rewriting registers immediately after Register initial setting Initial setting of these the generation of the INTTQ0CCR0 signal TQ0CTL0 register registers is performed (TQ0CKS0 to TQ0CKS2 bits) before setting the is recommended. TQ0CTL1 register, TQ0CE bit to 1. TQ0IOC0 register, TQ0IOC2 register, TQ0CCR0 to TQ0CCR3 registers <3> Count operation stop flow The TQ0CKS0 to Count operation is TQ0CKS2 bits can be TQ0CE bit = 0 stopped set at the same time TQ0CE bit = 1 when counting has been started (TQ0 $\check{C}E$ bit = 1). Trigger wait status **STOP Remark** m = 0 to 3 Figure 8-23. Software Processing Flow in One-Shot Pulse Output Mode (2/2) #### (2) Operation timing in one-shot pulse output mode #### (a) Note on rewriting TQ0CCRm register To change the set value of the TQ0CCRm register to a smaller value, stop counting once, and then change the set value. If the value of the TQ0CCR0 register is rewritten to a smaller value during counting, the 16-bit counter may overflow. When the TQ0CCR0 register is rewritten from $D_{00}$ to $D_{01}$ and the TQ0CCRk register from $D_{k0}$ to $D_{k1}$ , where $D_{00} > D_{01}$ and $D_{k0} > D_{k1}$ , if the TQ0CCRk register is rewritten when the count value of the 16-bit counter is greater than $D_{k1}$ and less than $D_{k0}$ and if the TQ0CCR0 register is rewritten when the count value is greater than $D_{01}$ and less than $D_{00}$ , each set value is reflected as soon as the register has been rewritten and compared with the count value. The counter counts up to FFFFH and then counts up again from 0000H. When the count value matches $D_{k1}$ , the counter generates the INTTQ0CCk signal and asserts the TOQ0k pin. When the count value matches $D_{01}$ , the counter generates the INTTQ0CC0 signal, deasserts the TOQ0k pin, and stops counting. Therefore, the counter may output a pulse with a delay period or active period different from that of the one-shot pulse that is originally expected. **Remark** k = 1 to 3 # (b) Generation timing of compare match interrupt request signal (INTTQ0CCk) The generation timing of the INTTQ0CCk signal in the one-shot pulse output mode is different from other INTTQ0CCk signals; the INTTQ0CCk signal is generated when the count value of the 16-bit counter matches the value of the TQ0CCRk register. Usually, the INTTQ0CCk signal is generated when the 16-bit counter counts up next time after its count value matches the value of the TQ0CCRk register. In the one-shot pulse output mode, however, it is generated one clock earlier. This is because the timing is changed to match the change timing of the TOQ0k pin. **Remark** k = 1 to 3 # 8.5.5 PWM output mode (TQ0MD2 to TQ0MD0 bits = 100) In the PWM output mode, a PWM waveform is output from the TOQ01 to TOQ03 pins when the TQ0CTL0.TQ0CE bit is set to 1. In addition, a pulse with one cycle of the PWM waveform as half its cycle is output from the TOQ00 pin. Figure 8-24. Configuration in PWM Output Mode Figure 8-25. Basic Timing in PWM Output Mode When the TQ0CE bit is set to 1, the 16-bit counter is cleared from FFFFH to 0000H, starts counting, and outputs PWM waveform from the TQQ0k pin. The active level width, cycle, and duty factor of the PWM waveform can be calculated as follows. ``` Active level width = (Set value of TQ0CCRk register) × Count clock cycle Cycle = (Set value of TQ0CCR0 register + 1) × Count clock cycle Duty factor = (Set value of TQ0CCRk register)/(Set value of TQ0CCR0 register + 1) ``` The PWM waveform can be changed by rewriting the TQ0CCRm register while the counter is operating. The newly written value is reflected when the count value of the 16-bit counter matches the value of the CCR0 buffer register and the 16-bit counter is cleared to 0000H. The compare match interrupt request signal INTTQ0CC0 is generated when the 16-bit counter counts next time after its count value matches the value of the CCR0 buffer register, and the 16-bit counter is cleared to 0000H. The compare match interrupt request signal INTTQ0CCk is generated when the count value of the 16-bit counter matches the value of the CCRk buffer register. **Remark** k = 1 to 3m = 0 to 3 Figure 8-26. Setting of Registers in PWM Output Mode (1/3) (c) TMQ0 I/O control register 0 (TQ0IOC0) TQ00L3 TQ00E3 TQ00L2 TQ00E2 TQ00L1 TQ00E1 TQ00L0 TQ00E0 TQ0IOC0 0/1 0/1 Note 0/1 Note 0/1 0/1 0/1 0/1 0/1 0: Disable TOQ00 pin output 1: Enable TOQ00 pin output Setting of output level while operation of TOQ00 pin is disabled 0: Low level 1: High level 0: Disable TOQ01 pin output 1: Enable TOQ01 pin output Specification of active level of TOQ01 pin output 0: Active-high 1: Active-low 0: Disable TOQ02 pin output 1: Enable TOQ02 pin output Specification of active level of TOQ02 pin output 0: Active-high 1: Active-low 0: Disable TOQ03 pin output 1: Enable TOQ03 pin output Specification of active level of TOQ03 pin output 0: Active-high 1: Active-low • When TQ0OLk bit = 0 • When TQ0OLk bit = 1 16-bit counter 16-bit counter TOQ0k pin output TOQ0k pin output (d) TMQ0 I/O control register 2 (TQ0IOC2) TQ0EES1 TQ0EES0 TQ0ETS1 TQ0ETS0 TQ0IOC2 0/1 0/1 Select valid edge of external event count input. **Note** Clear this bit to 0 when the TOQ00 pin is not used in the PWM output mode. Figure 8-26. Setting of Registers in PWM Output Mode (2/3) # Figure 8-26. Register Setting in PWM Output Mode (3/3) #### (e) TMQ0 counter read buffer register (TQ0CNT) The value of the 16-bit counter can be read by reading the TQ0CNT register. #### (f) TMQ0 capture/compare registers 0 to 3 (TQ0CCR0 and TQ0CCR3) If $D_0$ is set to the TQ0CCR0 register and $D_k$ to the TQ0CCR1 register, the cycle and active level of the PWM waveform are as follows. $\label{eq:cycle} \begin{aligned} & \text{Cycle} = (D_0 + 1) \times \text{Count clock cycle} \\ & \text{Active level width} = D_k \times \text{Count clock cycle} \end{aligned}$ - **Remarks 1.** TMQ0 I/O control register 1 (TQ0IOC1) and TMQ0 option register 0 (TQ0OPT0) are not used in the PWM output mode. - 2. Updating the TMQ0 capture/compare register 2 (TQ0CCR2) and TMQ0 capture/compare register 3 (TQ0CCR3) is validated by writing the TMQ0 capture/compare register 1 (TQ0CCR1). # (1) Operation flow in PWM output mode Figure 8-27. Software Processing Flow in PWM Output Mode (1/2) <4> TQ0CCR1, TQ0CCR3 register <1> Count operation start flow setting change flow Only writing of the TQ0CCR1 **START** Setting of TQ0CCR2, register must be performed TQ0CCR3 registers when the set duty factor is only changed after writing the TQ0CCR2 and TQ0CCR3 Register initial setting registers. Initial setting of these Setting of TQ0CCR1 register TQ0CTL0 register When the counter is cleared after registers is performed (TQ0CKS0 to TQ0CKS2 bits) setting, the value of the before the TQ0CE TQ0CTL1 register, TQ0CCRm register is transferred bit is set to 1. TQ0IOC0 register, to the CCRm buffer register. TQ0IOC2 register, TQ0CCR0 to TQ0CCR1 registers <5> TQ0CCR2, TQ0CCR3 register setting change flow The TQ0CKS0 to TQ0CCR1 register writing of the TQ0CE bit = 1 TQ0CKS2 bits can be same value is necessary only set at the same time Setting of TQ0CCR2, when counting is when the set duty factor of TQ0CCR3 registers TOQ02 and TOQ03 pin enabled (TQ0CE bit = 1). outputs is changed. When the counter is cleared after setting, Setting of TQ0CCR1 register the value of the TQ0CCRm <2> TQ0CCR0 to TQ0CCR3 register register is transferred to setting change flow the CCRm buffer register. Writing of the TQ0CCR1 register must be performed Setting of TQ0CCR0, TQ0CCR2, after writing the TQ0CCR0, and TQ0CCR3 registers TQ0CCR2, and TQ0CCR3 <6> TQ0CCR1 register setting change flow registers. When the counter is cleared Only writing of the TQ0CCR1 TQ0CCR1 register after setting, the value register must be performed when of the TQ0CCRm register is the set duty factor is only changed. transferred to the CCRm buffer Setting of TQ0CCR1 register When counter is cleared after registers. setting, the value of the TQ0CCRm register is transferred to the CCRm buffer register. <3> TQ0CCR0 register setting change flow TQ0CCR1 writing of the same value is Setting of TQ0CCR0 register necessary only when the <7> Count operation stop flow set cycle is changed. TQ0CE bit = 0When the counter is Counting is stopped. Setting of TQ0CCR1 register cleared after setting, the value of the TQ0CCRm register is transferred to the CCRm buffer register. STOP Figure 8-27. Software Processing Flow in PWM Output Mode (2/2) **Remark** k = 1 to 3 m = 0 to 3 # (2) PWM output mode operation timing # (a) Changing pulse width during operation To change the PWM waveform while the counter is operating, write the TQ0CCR1 register last. Rewrite the TQ0CCRk register after writing the TQ0CCR1 register after the INTTQ0CC1 signal is detected. To transfer data from the TQ0CCRm register to the CCRm buffer register, the TQ0CCR1 register must be written. To change both the cycle and active level of the PWM waveform at this time, first set the cycle to the TQ0CCR0 register, set the active level width to the TQ0CCR2 and TQ0CCR3 registers, and then set an active level width to the TQ0CCR1 register. To change only the active level width (duty factor) of PWM wave, first set the active level to the TQ0CCR2 and TQ0CCR3 registers, and then set an active level to the TQ0CCR1 register. To change only the active level width (duty factor) of the PWM waveform output by the TOQ01 pin, only the TQ0CCR1 register has to be set. To change only the active level width (duty factor) of the PWM waveform output by the TOQ02 and TOQ03 pins, first set an active level width to the TQ0CCR2 and TQ0CCR3 registers, and then write the same value to the TQ0CCR1 register. After the TQ0CCR1 register is written, the value written to the TQ0CCRm register is transferred to the CCRm buffer register in synchronization with the timing of clearing the 16-bit counter, and is used as a value to be compared with the value of the 16-bit counter. To change only the cycle of the PWM waveform, first set a cycle to the TQ0CCR0 register, and then write the same value to the TQ0CCR1 register. To write the TQ0CCR0 to TQ0CCR3 registers again after writing the TQ0CCR1 register once, do so after the INTTQ0CC0 signal is generated. Otherwise, the value of the CCRm buffer register may become undefined because the timing of transferring data from the TQ0CCRm register to the CCRm buffer register conflicts with writing the TQ0CCRm register. **Remark** m = 0 to 3 # (b) 0%/100% output of PWM waveform To output a 0% waveform, set the TQ0CCRk register to 0000H. If the set value of the TQ0CCR0 register is FFFFH, the INTTQ0CCk signal is generated periodically. To output a 100% waveform, set a value of (set value of TQ0CCR0 register + 1) to the TQ0CCRk register. If the set value of the TQ0CCR0 register is FFFFH, 100% output cannot be produced. # (c) Generation timing of compare match interrupt request signal (INTTQ0CCk) The timing of generation of the INTTQ0CCk signal in the PWM output mode differs from the timing of other INTTQ0CCk signals; the INTTQ0CCk signal is generated when the count value of the 16-bit counter matches the value of the TQ0CCRk register. Usually, the INTTQ0CCk signal is generated in synchronization with the next counting up after the count value of the 16-bit counter matches the value of the TQ0CCRk register. In the PWM output mode, however, it is generated one clock earlier. This is because the timing is changed to match the change timing of the output signal of the TOQ0k pin. # 8.5.6 Free-running timer mode (TQ0MD2 to TQ0MD0 bits = 101) In the free-running timer mode, 16-bit timer/event counter Q starts counting when the TQ0CTL0.TQ0CE bit is set to 1. At this time, the TQ0CCRm register can be used as a compare register or a capture register, depending on the setting of the TQ0OPT0.TQ0CCS0 and TQ0OPT0.TQ0CCS1 bits. **Remark** m = 0 to 3 Figure 8-28. Configuration in Free-Running Timer Mode When the TQ0CE bit is set to 1, 16-bit timer/event counter Q starts counting, and the output signals of the TQ000 to TQQ03 pins are inverted. When the count value of the 16-bit counter later matches the set value of the TQ0CCRm register, a compare match interrupt request signal (INTTQ0CCm) is generated, and the output signal of the TQQ0m pin is inverted. The 16-bit counter continues counting in synchronization with the count clock. When it counts up to FFFFH, it generates an overflow interrupt request signal (INTTQ0OV) at the next clock, is cleared to 0000H, and continues counting. At this time, the overflow flag (TQ0OPT0.TQ0OVF bit) is also set to 1. Clear the overflow flag to 0 by executing the CLR instruction by software. The TQ0CCRm register can be rewritten while the counter is operating. If it is rewritten, the new value is reflected at that time, and compared with the count value. Figure 8-29. Basic Timing in Free-Running Timer Mode (Compare Function) When the TQ0CE bit is set to 1, the 16-bit counter starts counting. When the valid edge input to the TIQ0m pin is detected, the count value of the 16-bit counter is stored in the TQ0CCRm register, and a capture interrupt request signal (INTTQ0CCm) is generated. The 16-bit counter continues counting in synchronization with the count clock. When it counts up to FFFFH, it generates an overflow interrupt request signal (INTTQ0OV) at the next clock, is cleared to 0000H, and continues counting. At this time, the overflow flag (TQ0OVF bit) is also set to 1. Clear the overflow flag to 0 by executing the CLR instruction by software. Figure 8-30. Basic Timing in Free-Running Timer Mode (Capture Function) clock selected by 1: Count on external event count input signal TQ0CKS0 to TQ0CKS2 bits (a) TMQ0 control register 0 (TQ0CTL0) TQ0CE TQ0CKS2 TQ0CKS1 TQ0CKS0 TQ0CTL0 0/1 0 0/1 Select count clock Note 0: Stop counting 1: Enable counting Note The setting is invalid when the TQ0CTL1.TQ0EEE bit = 1 (b) TMQ0 control register 1 (TQ0CTL1) TQ0EST TQ0EEE TQ0MD2 TQ0MD1 TQ0MD0 TQ0CTL1 0/1 0 0 1, 0, 1: Free-running mode 0: Operate with count Figure 8-31. Register Setting in Free-Running Timer Mode (1/3) (c) TMQ0 I/O control register 0 (TQ0IOC0) TQ00L3 TQ00E3 TQ00L2 TQ00E2 TQ00L1 TQ00E1 TQ00L0 TQ00E0 TQ0IOC0 0/1 0/1 0/1 0/1 0/1 0: Disable TOQ00 pin output 1: Enable TOQ00 pin output Setting of output level with operation of TOQ00 pin disabled 0: Low level 1: High level 0: Disable TOQ01 pin output 1: Enable TOQ01 pin output Setting of output level with operation of TOQ01 pin disabled 0: Low level 1: High level 0: Disable TOQ02 pin output 1: Enable TOQ02 pin output Setting of output level with operation of TOQ02 pin disabled 0: Low level 1: High level 0: Disable TOQ03 pin output 1: Enable TOQ03 pin output Setting of output level with operation of TOQ03 pin disabled 0: Low level 1: High level (d) TMQ0 I/O control register 1 (TQ0IOC1) TQ0IS7 TQ0IS6 TQ0IS5 TQ0IS4 TQ0IS3 TQ0IS2 TQ0IS1 TQ0IS0 TQ0IOC1 0/1 0/1 0/1 0/1 0/1 0/1 0/1 0/1 Select valid edge of TIQ00 pin input Select valid edge of TIQ01 pin input Select valid edge of TIQ02 pin input Select valid edge of TIQ03 pin input Figure 8-31. Register Setting in Free-Running Timer Mode (2/3) Figure 8-31. Register Setting in Free-Running Timer Mode (3/3) **Remark** m = 0 to 3 # (1) Operation flow in free-running timer mode # (a) When using capture/compare register as compare register Figure 8-32. Software Processing Flow in Free-Running Timer Mode (Compare Function) (1/2) Figure 8-32. Software Processing Flow in Free-Running Timer Mode (Compare Function) (2/2) # (b) When using capture/compare register as capture register Figure 8-33. Software Processing Flow in Free-Running Timer Mode (Capture Function) (1/2) Figure 8-33. Software Processing Flow in Free-Running Timer Mode (Capture Function) (2/2) #### (2) Operation timing in free-running timer mode # (a) Interval operation with compare register When 16-bit timer/event counter Q is used as an interval timer with the TQ0CCRm register used as a compare register, software processing is necessary for setting a comparison value to generate the next interrupt request signal each time the INTTQ0CCm signal has been detected. When performing an interval operation in the free-running timer mode, two intervals can be set with one channel. To perform the interval operation, the value of the corresponding TQ0CCRm register must be re-set in the interrupt servicing that is executed when the INTTQ0CCm signal is detected. The set value for re-setting the TQ0CCRm register can be calculated by the following expression, where "Dm" is the interval period. Compare register default value: $D_m - 1$ Value set to compare register second and subsequent time: Previous set value + D<sub>m</sub> (If the calculation result is greater than FFFFH, subtract 10000H from the result and set this value to the register.) **Remark** m = 0 to 3 #### (b) Pulse width measurement with capture register When pulse width measurement is performed with the TQ0CCRm register used as a capture register, software processing is necessary for reading the capture register each time the INTTQ0CCm signal has been detected and for calculating an interval. When executing pulse width measurement in the free-running timer mode, four pulse widths can be measured with one channel. To measure a pulse width, the pulse width can be calculated by reading the value of the TQ0CCRm register in synchronization with the INTTQ0CCm signal, and calculating the difference between the read value and the previously read value. **Remark** m = 0 to 3 ### (c) Processing of overflow when two or more capture registers are used Care must be exercised in processing the overflow flag when two capture registers are used. First, an example of incorrect processing is shown below. The following problem may occur when two pulse widths are measured in the free-running timer mode. - <1> Read the TQ0CCR0 register (setting of the default value of the TIQ00 pin input). - <2> Read the TQ0CCR1 register (setting of the default value of the TIQ01 pin input). - <3> Read the TQ0CCR0 register. Read the overflow flag. If the overflow flag is 1, clear it to 0. Because the overflow flag is 1, the pulse width can be calculated by $(10000H + D_{01} - D_{00})$ . <4> Read the TQ0CCR1 register. Read the overflow flag. Because the flag is cleared in <3>, 0 is read. Because the overflow flag is 0, the pulse width can be calculated by (D<sub>11</sub> – D<sub>10</sub>) (incorrect). When two capture registers are used, and if the overflow flag is cleared to 0 by one capture register, the other capture register may not obtain the correct pulse width. Use software when using two capture registers. An example of how to use software is shown below. (1/2) Note The TQ0OVF0 and TQ0OVF1 flags are set on the internal RAM by software. - <1> Read the TQ0CCR0 register (setting of the default value of the TIQ00 pin input). - <2> Read the TQ0CCR1 register (setting of the default value of the TlQ01 pin input). - <3> An overflow occurs. Set the TQ0OVF0 and TQ0OVF1 flags to 1 in the overflow interrupt servicing, and clear the overflow flag to 0. - <4> Read the TQ0CCR0 register. - Read the TQ0OVF0 flag. If the TQ0OVF0 flag is 1, clear it to 0. - Because the TQ0OVF0 flag is 1, the pulse width can be calculated by (10000H + $D_{01}$ $D_{00}$ ). - <5> Read the TQ0CCR1 register. - Read the TQ0OVF1 flag. If the TQ0OVF1 flag is 1, clear it to 0 (the TQ0OVF0 flag is cleared in <4>, and the TQ0OVF1 flag remains 1). - Because the TQ0OVF1 flag is 1, the pulse width can be calculated by $(10000H + D_{11} D_{10})$ (correct). - <6> Same as <3> (2/2) Note The TQ0OVF0 and TQ0OVF1 flags are set on the internal RAM by software. - <1> Read the TQ0CCR0 register (setting of the default value of the TIQ00 pin input). - <2> Read the TQ0CCR1 register (setting of the default value of the TIQ01 pin input). - <3> An overflow occurs. Nothing is done by software. - <4> Read the TQ0CCR0 register. Read the overflow flag. If the overflow flag is 1, set only the TQ0OVF1 flag to 1, and clear the overflow flag to 0. Because the overflow flag is 1, the pulse width can be calculated by $(10000H + D_{01} - D_{00})$ . <5> Read the TQ0CCR1 register. Read the overflow flag. Because the overflow flag is cleared in <4>, 0 is read. Read the TQ0OVF1 flag. If the TQ0OVF1 flag is 1, clear it to 0. Because the TQ0OVF1 flag is 1, the pulse width can be calculated by $(10000H + D_{11} - D_{10})$ (correct). <6> Same as <3> ### (d) Processing of overflow if capture trigger interval is long If the pulse width is greater than one cycle of the 16-bit counter, care must be exercised because an overflow may occur more than once from the first capture trigger to the next. First, an example of incorrect processing is shown below. The following problem may occur when a long pulse width in the free-running timer mode. - <1> Read the TQ0CCRm register (setting of the default value of the TIQ0m pin input). - <2> An overflow occurs. Nothing is done by software. - <3> An overflow occurs a second time. Nothing is done by software. - <4> Read the TQ0CCRm register. Read the overflow flag. If the overflow flag is 1, clear it to 0. Because the overflow flag is 1, the pulse width can be calculated by $(10000H + D_{m1} - D_{m0})$ (incorrect). Actually, the pulse width must be (20000H + Dm1 - Dm0) because an overflow occurs twice. If an overflow occurs twice or more when the capture trigger interval is long, the correct pulse width may not be obtained If the capture trigger interval is long, slow the count clock to lengthen one cycle of the 16-bit counter, or use software. An example of how to use software is shown next. Note The overflow counter is set arbitrarily by software on the internal RAM. - <1> Read the TQ0CCRm register (setting of the default value of the TIQ0m pin input). - <2> An overflow occurs. Increment the overflow counter and clear the overflow flag to 0 in the overflow interrupt servicing. - <3> An overflow occurs a second time. Increment (+1) the overflow counter and clear the overflow flag to 0 in the overflow interrupt servicing. - <4> Read the TQ0CCRm register. Read the overflow counter. $\rightarrow$ When the overflow counter is "N", the pulse width can be calculated by (N $\times$ 10000H + D<sub>m1</sub> - D<sub>m0</sub>). In this example, the pulse width is $(20000H + D_{m1} - D_{m0})$ because an overflow occurs twice. Clear the overflow counter (0H). #### (e) Clearing overflow flag The overflow flag can be cleared to 0 by clearing the TQ0OVF bit to 0 with the CLR instruction and by writing 8-bit data (bit 0 is 0) to the TQ0OPT0 register. To accurately detect an overflow, read the TQ0OVF bit when it is 1, and then clear the overflow flag by using a bit manipulation instruction. To clear the overflow flag to 0, read the overflow flag to check if it is set to 1, and clear it with the CLR instruction. If 0 is written to the overflow flag without checking if the flag is 1, the set information of overflow may be erased by writing 0 ((ii) in the above chart). Therefore, software may judge that no overflow has occurred even when an overflow actually has occurred. If execution of the CLR instruction conflicts with occurrence of an overflow when the overflow flag is cleared to 0 with the CLR instruction, the overflow flag remains set even after execution of the clear instruction. ## 8.5.7 Pulse width measurement mode (TQ0MD2 to TQ0MD0 bits = 110) In the pulse width measurement mode, 16-bit timer/event counter Q starts counting when the TQ0CTL0.TQ0CE bit is set to 1. Each time the valid edge input to the TIQ0m pin has been detected, the count value of the 16-bit counter is stored in the TQ0CCRm register, and the 16-bit counter is cleared to 0000H. The interval of the valid edge can be measured by reading the TQ0CCRm register after a capture interrupt request signal (INTTQ0CCm) occurs. Select either of the TIQ00 to TIQ03 pins as the capture trigger input pin. Specify "No edge detected" by using the TQ0IOC1 register for the unused pins. Remark m = 0 to 3k = 1 to 3 Figure 8-34. Configuration in Pulse Width Measurement Mode Figure 8-35. Basic Timing in Pulse Width Measurement Mode When the TQ0CE bit is set to 1, the 16-bit counter starts counting. When the valid edge input to the TIQ0m pin is later detected, the count value of the 16-bit counter is stored in the TQ0CCRm register, the 16-bit counter is cleared to 0000H, and a capture interrupt request signal (INTTQ0CCm) is generated. The pulse width is calculated as follows. Pulse width = Captured value × Count clock cycle If the valid edge is not input to the TIQ0m pin even when the 16-bit counter counted up to FFFFH, an overflow interrupt request signal (INTTQ0OV) is generated at the next count clock, and the counter is cleared to 0000H and continues counting. At this time, the overflow flag (TQ0OPT0.TQ0OVF bit) is also set to 1. Clear the overflow flag to 0 by executing the CLR instruction via software. If the overflow flag is set to 1, the pulse width can be calculated as follows. Pulse width = (10000H × TQ0OVF bit set (1) count + Captured value) × Count clock cycle **Remark** m = 0 to 3 (a) TMQ0 control register 0 (TQ0CTL0) TQ0CE TQ0CKS2TQ0CKS1TQ0CKS0 TQ0CTL0 0/1 0 0 0 0/1 0/1 Select count clock 0: Stop counting 1: Enable counting (b) TMQ0 control register 1 (TQ0CTL1) TQ0EST TQ0EEE TQ0MD2 TQ0MD1 TQ0MD0 TQ0CTL1 0 0 0 0 Pulse width measurement mode 0: Operate with count clock selected by TQ0CKS0 to TQ0CKS2 bits (c) TMQ0 I/O control register 1 (TQ0IOC1) TQ0IS7 TQ0IS6 TQ0IS5 TQ0IS4 TQ0IS3 TQ0IS2 TQ0IS1 TQ0IS0 TQ0IOC1 0/1 0/1 0/1 0/1 0/1 0/1 0/1 0/1 Select valid edge of TIQ00 pin input Select valid edge of TIQ01 pin input Select valid edge of TIQ02 pin input Select valid edge of TIQ03 pin input (d) TMQ0 I/O control register 2 (TQ0IOC2) TQ0EES1 TQ0EES0 TQ0ETS1 TQ0ETS0 TQ0IOC2 0 0 0 0 0/1 0/1 0 0 Figure 8-36. Register Setting in Pulse Width Measurement Mode (1/2) Select valid edge of external event count input Figure 8-36. Register Setting in Pulse Width Measurement Mode (2/2) # (e) TMQ0 option register 0 (TQ0OPT0) TQ0CCS3 TQ0CCS2 TQ0CCS1 TQ0CCS0 TQ0OVF TQ0OPT0 0 0 0 0 0 0 0 0/1 Overflow flag ## (f) TMQ0 counter read buffer register (TQ0CNT) The value of the 16-bit counter can be read by reading the TQ0CNT register. ## (g) TMQ0 capture/compare registers 0 to 3 (TQ0CCR0 to TQ0CCR3) These registers store the count value of the 16-bit counter when the valid edge input to the TIQ0m pin is detected. Remarks 1. TMQ0 I/O control register 0 (TQ0IOC0) is not used in the pulse width measurement mode. **2.** m = 0 to 3 # (1) Operation flow in pulse width measurement mode Figure 8-37. Software Processing Flow in Pulse Width Measurement Mode #### (2) Operation timing in pulse width measurement mode ## (a) Clearing overflow flag The overflow flag can be cleared to 0 by clearing the TQ0OVF bit to 0 with the CLR instruction and by writing 8-bit data (bit 0 is 0) to the TQ0OPT0 register. To accurately detect an overflow, read the TQ0OVF bit when it is 1, and then clear the overflow flag by using a bit manipulation instruction. To clear the overflow flag to 0, read the overflow flag to check if it is set to 1, and clear it with the CLR instruction. If 0 is written to the overflow flag without checking if the flag is 1, the set information of overflow may be erased by writing 0 ((ii) in the above chart). Therefore, software may judge that no overflow has occurred even when an overflow actually has occurred. If execution of the CLR instruction conflicts with occurrence of an overflow when the overflow flag is cleared to 0 with the CLR instruction, the overflow flag remains set even after execution of the clear instruction. ## 8.5.8 Timer output operations The following table shows the operations and output levels of the TOQ00 and TOQ01 pins. Table 8-6. Timer Output Control in Each Mode | Operation Mode | TOQn0 Pin | TOQn1 Pin | TOQn2 Pin | TOQn3 Pin | |------------------------------------|-----------------------|-------------------------------|-------------------------------|-------------------------------| | Interval timer mode | Square wave output | | | | | External event count mode | | - | - | | | External trigger pulse output mode | Square wave output | External trigger pulse output | External trigger pulse output | External trigger pulse output | | One-shot pulse output mode | | One-shot pulse output | One-shot pulse output | One-shot pulse output | | PWM output mode | | PWM output | PWM output | PWM output | | Free-running timer mode | Square wave output (o | nly when compare funct | tion is used) | | | Pulse width measurement mode | | - | = | | Table 8-7. Truth Table of TOQ00 to TOQ03 Pins Under Control of Timer Output Control Bits | TQ0IOC0.TQ0OLm Bit | TQ0IOC0.TQ0OEm Bit | TQ0CTL0.TQ0CE Bit | Level of TOQ0m Pin | |--------------------|--------------------|-------------------|-----------------------------------------------------------------------------| | 0 | 0 | × | Low-level output | | | 1 | 0 | Low-level output | | | | 1 | Low level immediately before counting, high level after counting is started | | 1 | 0 | × | High-level output | | | 1 | 0 | High-level output | | | | 1 | High level immediately before counting, low level after counting is started | **Remark** m = 0 to 3 #### 8.6 Cautions ## (1) Capture operation When the capture operation is used and a slow clock is selected as the count clock, FFFFH, not 0000H, may be captured in the TQ0CCR0, TQ0CCR1, TQ0CCR2, and TQ0CCR3 registers, or the capture operation may not be performed (capture interrupt does not occur) if the capture trigger is input immediately after the TQ0CE bit is set to 1. The same operation results during the period in which no external event counts are input while the capture operation is used and an external event count input is used as a count clock. # CHAPTER 9 16-BIT INTERVAL TIMER M (TMM) ## 9.1 Overview - Interval function - 8 clocks selectable - 16-bit counter × 1 (The 16-bit counter cannot be read during timer count operation.) - Compare register × 1 - (The compare register cannot be written during timer counter operation.) - Compare match interrupt × 1 Timer M supports only the clear & start mode. The free-running timer mode is not supported. ## 9.2 Configuration TMM0 includes the following hardware. Table 9-1. Configuration of TMM0 | Item | Configuration | | |------------------|-----------------------------------|--| | Timer register | 16-bit counter | | | Register | TMM0 compare register 0 (TM0CMP0) | | | Control register | TMM0 control register 0 (TM0CTL0) | | Figure 9-1. Block Diagram of TMM0 ## (1) 16-bit counter This is a 16-bit counter that counts the internal clock. The 16-bit counter cannot be read or written. ## (2) TMM0 compare register 0 (TM0CMP0) The TM0CMP0 register is a 16-bit compare register. This register can be read or written in 16-bit units. Reset sets this register to 0000H. The same value can always be written to the TM0CMP0 register by software. TM0CMP0 register rewrite is prohibited when the TM0CTL0.TM0CE bit = 1. ## 9.3 Register ## (1) TMM0 control register (TM0CTL0) The TM0CTL0 register is an 8-bit register that controls the TMM0 operation. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. The same value can always be written to the TM0CTL0 register by software. | TM0CE | Internal clock operation enable/disable specification | |-------|------------------------------------------------------------------------------------------------------| | 0 | TMM0 operation disabled (16-bit counter reset asynchronously). Operation clock application stopped. | | 1 | TMM0 operation enabled. Operation clock application started. TMM0 operation started. | The internal clock control and internal circuit reset for TMM0 are performed asynchronously with the TM0CE bit. When the TM0CE bit is cleared to 0, the internal clock of TMM0 is disabled (fixed to low level) and 16-bit counter is reset asynchronously. | TM0CKS2 | TM0CKS1 | TM0CKS0 | Count clock selection | |---------|---------|---------|-----------------------| | 0 | 0 | 0 | fxx | | 0 | 0 | 1 | fxx/2 | | 0 | 1 | 0 | fxx/4 | | 0 | 1 | 1 | fxx/64 | | 1 | 0 | 0 | fxx/512 | | 1 | 0 | 1 | INTWT | | 1 | 1 | 0 | f <sub>R</sub> /8 | | 1 | 1 | 1 | fхт | Cautions 1. Set the TM0CKS2 to TM0CKS0 bits when TM0CE bit = 0. When changing the value of TM0CE from 0 to 1, it is not possible to set the value of the TM0CKS2 to TM0CKS0 bits simultaneously. 2. Be sure to clear bits 3 to 6 to "0". Remark fxx: Main clock frequency fr: Internal oscillation clock frequency fxT: Subclock frequency #### 9.4 Operation Caution Do not set the TM0CMP0 register to FFFFH. #### 9.4.1 Interval timer mode In the interval timer mode, an interrupt request signal (INTTM0EQ0) is generated at the specified interval if the TM0CTL0.TM0CE bit is set to 1. Count clock selection 16-bit counter Match signal TM0CE bit TM0CMP0 register Figure 9-2. Configuration of Interval Timer When the TM0CE bit is set to 1, the value of the 16-bit counter is cleared from FFFFH to 0000H in synchronization with the count clock, and the counter starts counting. When the count value of the 16-bit counter matches the value of the TM0CMP0 register, the 16-bit counter is cleared to 0000H and a compare match interrupt request signal (INTTM0EQ0) is generated. The interval can be calculated by the following expression. Interval = (Set value of TM0CMP0 register + 1) × Count clock cycle Figure 9-4. Register Setting for Interval Timer Mode Operation ## (1) Interval timer mode operation flow Figure 9-5. Software Processing Flow in Interval Timer Mode #### (2) Interval timer mode operation timing Caution Do not set the TM0CMP0 register to FFFFH. ## (a) Operation if TM0CMP0 register is set to 0000H If the TM0CMP0 register is set to 0000H, the INTTM0EQ0 signal is generated at each count clock. The value of the 16-bit counter is always 0000H. #### (b) Operation if TM0CMP0 register is set to N If the TM0CMP0 register is set to N, the 16-bit counter counts up to N. The counter is cleared to 0000H in synchronization with the next count-up timing and the INTTM0EQ0 signal is generated. #### 9.4.2 Cautions (1) It takes the 16-bit counter up to the following time to start counting after the TM0CTL0.TM0CE bit is set to 1, depending on the count clock selected. | Selected Count Clock | Maximum Time Before Counting Start | |----------------------|------------------------------------| | fxx | 2/fxx | | fxx/2 | 3/fxx | | fxx/4 | 6/fxx | | fxx/64 | 128/fxx | | fxx/512 | 1024/fxx | | INTWT | Second rising edge of INTWT signal | | fe/8 | 16/f <sub>R</sub> | | fхт | 2/fхт | (2) Rewriting the TM0CMP0 and TM0CTL0 registers is prohibited while TMM0 is operating. If these registers are rewritten while the TM0CE bit is 1, the operation cannot be guaranteed. If they are rewritten by mistake, clear the TM0CTL0.TM0CE bit to 0, and re-set the registers. ## **CHAPTER 10 WATCH TIMER FUNCTIONS** ## 10.1 Functions The watch timer has the following functions. - Watch timer: An interrupt request signal (INTWT) is generated at intervals of 0.5 or 0.25 seconds by using the main clock or subclock. - Interval timer: An interrupt request signal (INTWTI) is generated at set intervals. The watch timer and interval timer functions can be used at the same time. ## 10.2 Configuration The block diagram of the watch timer is shown below. Internal bus PRSM0 register į į BGCE0 BGCS01 BGCS00 Clear PRSCM0 register ∤2 3-bit Clock prescaler control 1/2 fx/8 fx/4 fagcs 8-bit counter fx/2 Selector Clear 5-bit counter - INTWT **f**BRG Selector 11-bit prescaler Clear $fw/2^4 |fw/2^5| fw/2^6 |fw/2^7| fw/2^8 |fw/2^{10}| fw/2^{11} |fw/2^9| |fw/2^9$ Selector - INTWTI ′3 WTM7 WTM6 WTM5 WTM4 WTM3 WTM2 WTM1 WTM0 Watch timer operation mode register Internal bus Remark fx: Main clock oscillation frequency fagcs: Watch timer source clock frequency Watch timer count clock frequency fBRG: fxT: Subclock frequency Watch timer clock frequency fw: INTWT: Watch timer interrupt request signal INTWTI: Interval timer interrupt request signal Figure 10-1. Block Diagram of Watch Timer ## (1) Clock control This block controls supplying and stopping the operating clock (fx) when the watch timer operates on the main clock. #### (2) 3-bit prescaler This prescaler divides fx to generate fx/2, fx/4, or fx/8. ## (3) 8-bit counter This 8-bit counter counts the source clock (fbgcs). #### (4) 11-bit prescaler This prescaler divides fw to generate a clock of fw/2<sup>4</sup> to fw/2<sup>11</sup>. #### (5) 5-bit counter This counter counts fw or fw/29, and generates a watch timer interrupt request signal at intervals of 24/fw, 25/fw, 212/fw, or 214/fw. #### (6) Selector The watch timer has the following five selectors. - Selector that selects one of fx, fx/2, fx/4, or fx/8 as the source clock of the watch timer - Selector that selects the main clock (fx) or subclock (fxT) as the clock of the watch timer - Selector that selects fw or fw/29 as the count clock frequency of the 5-bit counter - Selector that selects 2<sup>4</sup>/fw, 2<sup>13</sup>/fw, 2<sup>5</sup>/fw, or 2<sup>14</sup>/fw as the INTWT signal generation time interval - Selector that selects 2<sup>4</sup>/fw to 2<sup>11</sup>/fw as the interval timer interrupt request signal (INTWTI) generation time interval # (7) PRSCM register This is an 8-bit compare register that sets the interval time. #### (8) PRSM register This register controls clock supply to the watch timer. #### (9) WTM register This is an 8-bit register that controls the operation of the watch timer/interval timer, and sets the interrupt request signal generation interval. ## 10.3 Control Registers The following registers are provided for the watch timer. - Prescaler mode register 0 (PRSM0) - Prescaler compare register 0 (PRSCM0) - Watch timer operation mode register (WTM) ## (1) Prescaler mode register 0 (PRSM0) The PRSM0 register controls the generation of the watch timer count clock. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. - Cautions 1. Do not change the values of the BGCS00 and BGCS01 bits during watch timer operation. - 2. Set the PRSM0 register before setting the BGCE0 bit to 1. fx/4 fx/8 0 1 3. Set the PRSM0 and PRSCM0 registers according to the main clock frequency that is used so as to obtain an fBRG frequency of 32.768 kHz. 800 ns $1.6\,\mu s$ $1 \mu s$ $2\mu s$ ## (2) Prescaler compare register 0 (PRSCM0) The PRSCM0 register is an 8-bit compare register. This register can be read or written in 8-bit units. Reset sets this register to 00H. Cautions 1. Do not rewrite the PRSCM0 register during watch timer operation. - 2. Set the PRSCM0 register before setting the PRSM0.BGCE0 bit to 1. - 3. Set the PRSM0 and PRSCM0 registers according to the main clock frequency that is used so as to obtain an fBRG frequency of 32.768 kHz. The calculation for fBRG is shown below. $f_{BRG} = f_{BGCS}/2N$ Remark faces: Watch timer source clock set by the PRSM0 register N: Set value of the PRSCM0 register = 1 to 256 However, N = 256 when the PRSCM0 register is set to 00H. ## (3) Watch timer operation mode register (WTM) The WTM register enables or disables the count clock and operation of the watch timer, sets the interval time of the prescaler, controls the operation of the 5-bit counter, and sets the set time of the watch flag. Set the PRSM0 register before setting the WTM register. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | Allerie | set: 00H | R/W | Address | : FFFFF68 | 0011 | | | | |---------|----------|------|---------|-----------|---------------------------|------------------------------|----------------------|--------| | | 7 | 6 | 5 | 4 | 3 | 2 | <1> | <0> | | WTM | WTM7 | WTM6 | WTM | 5 WTM | 4 WTM3 | WTM2 | WTM1 | WTM0 | | | | | | | | | | | | | WTM7 | WTM6 | WTM5 | WTM4 | Selection | of interval | time of pre | scaler | | | 0 | 0 | 0 | 0 | 24/fw (488 | $\mu$ s: fw = fx | т) | | | | 0 | 0 | 0 | 1 | 2 <sup>5</sup> /fw (977 | $\mu$ s: fw = fx | т) | | | | 0 | 0 | 1 | 0 | 2 <sup>6</sup> /fw (1.95 | ms: fw = 1 | <b>f</b> хт <b>)</b> | | | | 0 | 0 | 1 | 1 | 2 <sup>7</sup> /fw (3.91 | ms: fw = f | fхт <b>)</b> | | | | 0 | 1 | 0 | 0 | 28/fw (7.81 | ms: fw = | fхт <b>)</b> | | | | 0 | 1 | 0 | 1 | 2 <sup>9</sup> /fw (15.6 | 6 ms: fw = 1 | fхт <b>)</b> | | | | 0 | 1 | 1 | 0 | 2 <sup>10</sup> /fw (31.5 | 3 ms: fw = | fxт) | | | | 0 | 1 | 1 | 1 | 2 <sup>11</sup> /fw (62. | 5 ms: fw = | fxт) | | | | 1 | 0 | 0 | 0 | 2 <sup>4</sup> /fw (488 | $\mu$ s: fw = f <sub>B</sub> | RG) | | | | 1 | 0 | 0 | 1 | 2 <sup>5</sup> /fw (977 | $\mu$ s: fw = fB | RG) | | | | 1 | 0 | 1 | 0 | 2 <sup>6</sup> /fw (1.95 | 5 ms: fw = 1 | fBRG) | | | | 1 | 0 | 1 | 1 | 2 <sup>7</sup> /fw (3.90 | ) ms: fw = 1 | fBRG) | | | | 1 | 1 | 0 | 0 | 28/fw (7.81 | ms: fw = f | fBRG) | | | | 1 | 1 | 0 | 1 | 2 <sup>9</sup> /fw (15.6 | 6 ms: fw = 1 | fBRG) | | | | 1 | 1 | 1 | 0 | 2 <sup>10</sup> /fw (31. | 2 ms: fw = | fBRG) | | | | 1 | 1 | 1 | 1 | | 5 ms: fw = | • | | (2/2) | WTM7 | WTM3 | WTM2 | Selection of set time of watch flag | |------|------|------|------------------------------------------------------| | 0 | 0 | 0 | $2^{14}$ /fw (0.5 s: fw = fxT) | | 0 | 0 | 1 | $2^{13}$ /fw (0.25 s: fw = fxr) | | 0 | 1 | 0 | $2^{5}$ /fw (977 $\mu$ s: fw = fxT) | | 0 | 1 | 1 | 2 <sup>4</sup> /fw (488 μs: fw = fxτ) | | 1 | 0 | 0 | 2 <sup>14</sup> /fw (0.5 s: fw = f <sub>BRG</sub> ) | | 1 | 0 | 1 | 2 <sup>13</sup> /fw (0.25 s: fw = f <sub>BRG</sub> ) | | 1 | 1 | 0 | 2 <sup>5</sup> /fw (977 μs: fw = f <sub>BRG</sub> ) | | 1 | 1 | 1 | $2^4$ /fw (488 $\mu$ s: fw = f <sub>BRG</sub> ) | | WTM1 | Control of 5-bit counter operation | | |------|------------------------------------|--| | 0 | Clears after operation stops | | | 1 | Starts | | | WTM0 | Watch timer operation enable | |------|-----------------------------------------------------------| | 0 | Stops operation (clears both prescaler and 5-bit counter) | | 1 | Enables operation | Caution Rewrite the WTM2 to WTM7 bits while both the WTM0 and WTM1 bits are 0. Remarks 1. fw: Watch timer clock frequency **2.** Values in parentheses apply to operation with fw = 32.768 kHz #### 10.4 Operation #### 10.4.1 Operation as watch timer The watch timer generates an interrupt request signal (INTWT) at fixed time intervals. The watch timer operates using time intervals of 0.25 or 0.5 seconds with the subclock (32.768 kHz) or main clock. The count operation starts when the WTM.WTM1 and WTM.WTM0 bits are set to 11. When the WTM0 bit is cleared to 0, the 11-bit prescaler and 5-bit counter are cleared and the count operation stops. The time of the watch timer can be adjusted by clearing the WTM1 bit to 0 and then the 5-bit counter when operating at the same time as the interval timer. At this time, an error of up to 15.6 ms may occur for the watch timer, but the interval timer is not affected. If the main clock is used as the count clock of the watch timer, set the count clock using the PRSM0.BGCS01 and BGCS00 bits, the 8-bit comparison value using the PRSCM0 register, and the count clock frequency (fbrg) of the watch timer to 32.768 kHz. When the PRSM0.BGCE0 bit is set (1), fBRG is supplied to the watch timer. fbrg can be calculated by the following expression. $$f_{BRG} = f_X/(2^{m+1} \times N)$$ To set fbrig to 32.768 kHz, perform the following calculation and set the BGCS01 and BGCS00 bits and the PRSCM0 register. - <1> Set N = fx/65.536. Set m = 0. - <2> When the value resulting from rounding up the first decimal place of N is even, set N before the roundup as N/2 and m as m + 1. - <3> Repeat <2> until N is odd or m = 3. - <4> Set the value resulting from rounding up the first decimal place of N to the PRSCM0 register and m to the BGCS01 and BGCS00 bits. Example: When fx = 4.00 MHz <1> N = 4,000,000/65,536 = 61.03..., m = 0 <2>, <3> Because N (round up the first decimal place) is odd, N = 61, m = 0. <4> Set value of PRSCM0 register: 3DH (61), set value of BGCS01 and BGCS00 bits: 00 At this time, the actual fBRG frequency is as follows. fbrg = $$fx/(2^{m+1} \times N) = 4,000,000/(2 \times 61)$$ = 32.787 kHz Remark m: Division value (set value of BGCS01 and BGCS00 bits) = 0 to 3 N: Set value of PRSCM0 register = 1 to 256 However, N = 256 when PRSCM0 register is set to 00H. fx: Main clock oscillation frequency ## 10.4.2 Operation as interval timer The watch timer can also be used as an interval timer that repeatedly generates an interrupt request signal (INTWTI) at intervals specified by a preset count value. The interval time can be selected by the WTM4 to WTM7 bits of the WTM register. Table 10-1. Interval Time of Interval Timer | WTM7 | WTM6 | WTM5 | WTM4 | | Interval Time | |------|------|------|------|------------------------|---------------------------------------------------------------| | 0 | 0 | 0 | 0 | 2 <sup>4</sup> × 1/fw | 488 $\mu$ s (operating at fw = fxT = 32.768 kHz) | | 0 | 0 | 0 | 1 | 2 <sup>5</sup> × 1/fw | 977 $\mu$ s (operating at fw = fxT = 32.768 kHz) | | 0 | 0 | 1 | 0 | 2 <sup>6</sup> × 1/fw | 1.95 ms (operating at fw = fxT = 32.768 kHz) | | 0 | 0 | 1 | 1 | 2 <sup>7</sup> × 1/fw | 3.91 ms (operating at $f_W = f_{XT} = 32.768 \text{ kHz}$ ) | | 0 | 1 | 0 | 0 | 2 <sup>8</sup> × 1/fw | 7.81 ms (operating at fw = fxT = 32.768 kHz) | | 0 | 1 | 0 | 1 | 2 <sup>9</sup> × 1/fw | 15.6 ms (operating at fw = fxT = 32.768 kHz) | | 0 | 1 | 1 | 0 | $2^{10} \times 1/fw$ | 31.3 ms (operating at fw = fxT = 32.768 kHz) | | 0 | 1 | 1 | 1 | 2 <sup>11</sup> × 1/fw | 62.5 ms (operating at fw = fxT = 32.768 kHz) | | 1 | 0 | 0 | 0 | 2 <sup>4</sup> × 1/fw | 488 μs (operating at fw = fвяς = 32.768 kHz) | | 1 | 0 | 0 | 1 | 2 <sup>5</sup> × 1/fw | 977 $\mu$ s (operating at fw = f <sub>BRG</sub> = 32.768 kHz) | | 1 | 0 | 1 | 0 | 2 <sup>6</sup> × 1/fw | 1.95 ms (operating at fw = fвяg = 32.768 kHz) | | 1 | 0 | 1 | 1 | 2 <sup>7</sup> × 1/fw | 3.91 ms (operating at fw = fвяg = 32.768 kHz) | | 1 | 1 | 0 | 0 | 2 <sup>8</sup> × 1/fw | 7.81 ms (operating at fw = fвяg = 32.768 kHz) | | 1 | 1 | 0 | 1 | 2 <sup>9</sup> × 1/fw | 15.6 ms (operating at fw = f <sub>BRG</sub> = 32.768 kHz) | | 1 | 1 | 1 | 0 | $2^{10} \times 1/fw$ | 31.3 ms (operating at fw = f <sub>BRG</sub> = 32.768 kHz) | | 1 | 1 | 1 | 1 | $2^{11} \times 1/fw$ | 62.5 ms (operating at fw = f <sub>BRG</sub> = 32.768 kHz) | Remark fw: Watch timer clock frequency Figure 10-2. Operation Timing of Watch Timer/Interval Timer ## 10.4.3 Cautions Some time is required before the first watch timer interrupt request signal (INTWT) is generated after operation is enabled (WTM.WTM1 and WTM.WTM0 bits = 1). Figure 10-3. Example of Generation of Watch Timer Interrupt Request Signal (INTWT) (When Interrupt Cycle = 0.5 s) #### **CHAPTER 11 FUNCTIONS OF WATCHDOG TIMER 2** #### 11.1 Functions Watchdog timer 2 has the following functions. - Default-start watchdog timerNote 1 - → Reset mode: Reset operation upon overflow of watchdog timer 2 (generation of WDT2RES signal) - → Non-maskable interrupt request mode: NMI operation upon overflow of watchdog timer 2 (generation of INTWDT2 signal) Note 2 - · Input selectable from main clock, internal oscillation clock, and subclock as the source clock - Notes 1. Watchdog timer 2 automatically starts in the reset mode following reset release. When watchdog timer 2 is not used, either stop its operation before reset is executed via this function, or clear watchdog timer 2 once and stop it within the next interval time. - Also, write to the WDTM2 register for verification purposes only once, even if the default settings (reset mode, interval time: $f_R/2^{19}$ ) do not need to be changed. - 2. For the non-maskable interrupt servicing due to a non-maskable interrupt request signal (INTWDT2), see 19.2.2 (2) From INTWDT2 signal. ## 11.2 Configuration The following shows the block diagram of watchdog timer 2. fxx/218 to fxx/225 $f_{XT}/2^9$ to $f_{XT}/2^{16}$ , $fxx/2^9$ -INTWDT2 Clock f<sub>R</sub>/2<sup>12</sup> to f<sub>R</sub>/2<sup>19</sup> Output 16-bit input Selector controller counter WDT2RES controller $f_R/2^3$ (internal reset signal) 2 Clear ₹3 3 0 WDM21 WDM20 WDCS24 WDCS23 WDCS22 WDCS21 WDCS20 Watchdog timer enable register (WDTE) Watchdog timer mode register 2 (WDTM2) Internal bus Remark fxx: Main clock frequency fxT: Subclock frequency Internal oscillation clock frequency INTWDT2: Non-maskable interrupt request signal from watchdog timer 2 Figure 11-1. Block Diagram of Watchdog Timer 2 Watchdog timer 2 includes the following hardware. WDTRES2: Watchdog timer 2 reset signal Table 11-1. Configuration of Watchdog Timer 2 | Item | Configuration | |-------------------|----------------------------------------| | Control registers | Watchdog timer mode register 2 (WDTM2) | | | Watchdog timer enable register (WDTE) | #### 11.3 Registers ### (1) Watchdog timer mode register 2 (WDTM2) The WDTM2 register sets the overflow time and operation clock of watchdog timer 2. This register can be read or written in 8-bit units. This register can be read any number of times, but it can be written only once following reset release. Reset sets this register to 67H. Caution Accessing the WDTM2 register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | WDM21 | WDM20 | Selection of operation mode of watchdog timer 2 | |-------|-------|--------------------------------------------------------------------| | 0 | 0 | Stops operation | | 0 | 1 | Non-maskable interrupt request mode (generation of INTWDT2 signal) | | 1 | _ | Reset mode (generation of WDT2RES signal) | - Cautions 1. For details of the WDCS20 to WDCS24 bits, see Table 11-2 Watchdog Timer 2 Clock Selection. - 2. Although watchdog timer 2 can be stopped just by stopping operation of the internal oscillator, clear the WDTM2 register to 00H to securely stop the timer (to avoid selection of the main clock or subclock due to an erroneous write operation). - 3. If the WDTM2 register is rewritten twice after reset, an overflow signal is forcibly generated and the counter is reset. - 4. To intentionally generate an overflow signal, write data to the WDTM2 register only twice, or write a value other than "ACH" to the WDTE register only once. - However, when watchdog timer 2 is set to stop operation, an overflow signal is not generated even if data is written to the WDTM2 register only twice, or a value other than "ACH" is written to the WDTE register only once. - 5. To stop the operation of watchdog timer 2, set the RCM.RSTP bit to 1 (to stop the internal oscillator) and write 00H in the WDTM2 register. If the RCM.RSTP bit cannot be set to 1, set the WDCS23 bit to 1 (2"/fxx is selected and the clock can be stopped in the IDLE1, IDLW2, sub-IDLE, and subclock operation modes). Table 11-2. Watchdog Timer 2 Clock Selection | WDCS24 | WDCS23 | WDCS22 | WDCS21 | WDCS20 | Selected<br>Clock | 100 kHz (MIN.) | 220 kHz (TYP.) | 400 kHz (MAX.) | |--------|--------|--------|--------|------------------|----------------------------------|----------------|----------------|----------------| | 0 | 0 | 0 | 0 | 0 | 2 <sup>12</sup> /f <sub>R</sub> | 41.0 ms | 18.6 ms | 10.2 ms | | 0 | 0 | 0 | 0 | 1 | 2 <sup>13</sup> /f <sub>R</sub> | 81.9 ms | 37.2 ms | 20.5 ms | | 0 | 0 | 0 | 1 | 0 | 2 <sup>14</sup> /f <sub>R</sub> | 163.8 ms | 74.5 ms | 41.0 ms | | 0 | 0 | 0 | 1 | 1 | 2 <sup>15</sup> /f <sub>R</sub> | 327.7 ms | 148.9 ms | 81.9 ms | | 0 | 0 | 1 | 0 | 0 | 2 <sup>16</sup> /f <sub>R</sub> | 655.4 ms | 297.9 ms | 163.8 ms | | 0 | 0 | 1 | 0 | 1 | 2 <sup>17</sup> /f <sub>R</sub> | 1,310.7 ms | 595.8 ms | 327.7 ms | | 0 | 0 | 1 | 1 | 0 | 2 <sup>18</sup> /f <sub>R</sub> | 2,621.4 ms | 1,191.6 ms | 655.4 ms | | 0 | 0 | 1 | 1 | 1 | 2 <sup>19</sup> /f <sub>R</sub> | 5,242.9 ms | 2,383.1 ms | 1,310.7 ms | | | | | | fxx = 20 MHz | fxx = 16 MHz | fxx = 10 MHz | | | | 0 | 1 | 0 | 0 | 0 | 2 <sup>18</sup> /fxx | 13.1 ms | 16.4 ms | 26.2 ms | | 0 | 1 | 0 | 0 | 1 | 2 <sup>19</sup> /fxx | 26.2 ms | 32.8 ms | 52.4 ms | | 0 | 1 | 0 | 1 | 0 | 2 <sup>20</sup> /fxx | 52.4 ms | 65.5 ms | 104.9 ms | | 0 | 1 | 0 | 1 | 1 | 2 <sup>21</sup> /fxx | 104.9 ms | 131.1 ms | 209.7 ms | | 0 | 1 | 1 | 0 | 0 | 2 <sup>22</sup> /fxx | 209.7 ms | 262.1 ms | 419.4 ms | | 0 | 1 | 1 | 0 | 1 | 2 <sup>23</sup> /fxx | 419.4 ms | 524.3 ms | 838.9 ms | | 0 | 1 | 1 | 1 | 0 | 2 <sup>24</sup> /fxx | 838.9 ms | 1,048.6 ms | 1,677.7 ms | | 0 | 1 | 1 | 1 | 1 | 2 <sup>25</sup> /fxx | 1,677.7 ms | 2,097.2 ms | 3,355.4 ms | | | | | | fxt = 32.768 kHz | | | | | | 1 | × | 0 | 0 | 0 | 2 <sup>9</sup> /f <sub>XT</sub> | 15.625 ms | | | | 1 | × | 0 | 0 | 1 | 2 <sup>10</sup> /fxT | 31.25 ms | | | | 1 | × | 0 | 1 | 0 | 2 <sup>11</sup> /fxT | 62.5 ms | | | | 1 | × | 0 | 1 | 1 | 2 <sup>12</sup> /fxT | 125 ms | | | | 1 | × | 1 | 0 | 0 | 2 <sup>13</sup> /fxT | 250 ms | | | | 1 | × | 1 | 0 | 1 | 2 <sup>14</sup> /fxT | 500 ms | | | | 1 | × | 1 | 1 | 0 | 2 <sup>15</sup> /fxT | 1,000 ms | | | | 1 | × | 1 | 1 | 1 | 2 <sup>16</sup> /f <sub>XT</sub> | 2,000 ms | | | #### (2) Watchdog timer enable register (WDTE) The counter of watchdog timer 2 is cleared and counting restarted by writing "ACH" to the WDTE register. The WDTE register can be read or written in 8-bit units. Reset sets this register to 9AH. Cautions 1. When a value other than "ACH" is written to the WDTE register, an overflow signal is forcibly output. - 2. When a 1-bit memory manipulation instruction is executed for the WDTE register, an overflow signal is forcibly output. - 3. To intentionally generate an overflow signal, write a value other than "ACH" to the WDTE register only once, or write data to the WDTM2 register only twice. However, when watchdog timer 2 is set to stop operation, an overflow signal is not generated even if data is written to the WDTM2 register only twice, or a value other than "ACH" is written to the WDTE register only once. - 4. The read value of the WDTE register is "9AH" (which differs from written value "ACH"). ### 11.4 Operation Watchdog timer 2 automatically starts in the reset mode following reset release. The WDTM2 register can be written to only once following reset using byte access. To use watchdog timer 2, write the operation mode and the interval time to the WDTM2 register using an 8-bit memory manipulation instruction. After this, the operation of watchdog timer 2 cannot be stopped. The WDCS24 to WDCS20 bits of the WDTM2 register are used to select the watchdog timer 2 loop detection time interval. Writing ACH to the WDTE register clears the counter of watchdog timer 2 and starts the count operation again. After the count operation has started, write ACH to WDTE within the loop detection time interval. If the time interval expires without ACH being written to the WDTE register, a reset signal (WDT2RES) or a non-maskable interrupt request signal (INTWDT2) is generated, depending on the set values of the WDM21 and WDTM2.WDM20 bits. When the WDTM2.WDM21 bit is set to 1 (reset mode), if a WDT overflow occurs during oscillation stabilization after a reset or standby is released, no internal reset will occur and the CPU clock will switch to the internal oscillation clock. To not use watchdog timer 2, write 00H to the WDTM2 register. For the non-maskable interrupt servicing while the non-maskable interrupt request mode is set, see 19.2.2 (2) From INTWDT2 signal. Page 382 of 816 # CHAPTER 12 REAL-TIME OUTPUT FUNCTION (RTO) #### 12.1 Function The real-time output function transfers preset data to the RTBL0 and RTBH0 registers, and then transfers this data by hardware to an external device via the output latches, upon occurrence of a timer interrupt. The pins through which the data is output to an external device constitute a port called the real-time output function (RTO). Because RTO can output signals without jitter, it is suitable for controlling a stepper motor. In the V850ES/JF3-L, one 6-bit real-time output port channel is provided. The real-time output port can be set to the port mode or real-time output port mode in 1-bit units. # 12.2 Configuration The block diagram of RTO is shown below. Real-time output buffer register 0H (RTBH0) Real-time output RTP04, Internal bus latch 0H RTP05 Real-time output Real-time output buffer register 0L (RTBL0) RTP00 to RTP03 latch 0L INTTP0CC0 Transfer trigger (H) Selector INTTP5CC0 Transfer trigger (L) 2 RTPOE0 RTPEG0 BYTE0 EXTR0 RTPM05 RTPM04 RTPM03 RTPM02 RTPM01 RTPM00 Real-time output port control Real-time output port mode register 0 (RTPC0) register 0 (RTPM0) Figure 12-1. Block Diagram of RTO RTO includes the following hardware. Table 12-1. Configuration of RTO | Item | Configuration | |-------------------|---------------------------------------------------------| | Registers | Real-time output buffer registers 0L, 0H (RTBL0, RTBH0) | | Control registers | Real-time output port mode register 0 (RTPM0) | | | Real-time output port control register 0 (RTPC0) | ### (1) Real-time output buffer registers 0L, 0H (RTBL0, RTBH0) The RTBL0 and RTBH0 registers are 4-bit registers that hold preset output data. These registers are mapped to independent addresses in the peripheral I/O register area. These registers can be read or written in 8-bit or 1-bit units. Reset sets these registers to 00H. If an operation mode of 4 bits $\times$ 1 channel or 2 bits $\times$ 1 channel is specified (RTPC0.BYTE0 bit = 0), data can be individually set to the RTBL0 and RTBH0 registers. The data of both these registers can be read at once by specifying the address of either of these registers. If an operation mode of 6 bits $\times$ 1 channel is specified (BYTE0 bit = 1), 8-bit data can be set to both the RTBL0 and RTBH0 registers by writing the data to either of these registers. Moreover, the data of both these registers can be read at once by specifying the address of either of these registers. Table 12-2 shows the operation when the RTBL0 and RTBH0 registers are manipulated. Cautions 1. When writing to bits 6 and 7 of the RTBH0 register, always set to 0. - Accessing the RTBL0 and RTBH0 registers is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | Operation Mode | Register to Be | Re | ead | Write <sup>Note</sup> | | | |---------------------|----------------|---------------|--------------|-----------------------|--------------|--| | | Manipulated | Higher 4 Bits | Lower 4 Bits | Higher 4 Bits | Lower 4 Bits | | | 4 bits × 1 channel, | RTBL0 | RTBH0 | RTBL0 | Invalid | RTBL0 | | | 2 bits × 1 channel | RTBH0 | RTBH0 | RTBL0 | RTBH0 | Invalid | | | 6 bits × 1 channel | RTBL0 | RTBH0 | RTBL0 | RTBH0 | RTBL0 | | | | RTBH0 | BTBH0 | BTBL0 | RTBH0 | RTBI 0 | | Table 12-2. Operation During Manipulation of RTBL0 and RTBH0 Registers **Note** After setting the real-time output port, set output data to the RTBL0 and RTBH0 registers by the time a real-time output trigger is generated. ## 12.3 Registers RTO is controlled using the following two registers. - Real-time output port mode register 0 (RTPM0) - Real-time output port control register 0 (RTPC0) ## (1) Real-time output port mode register 0 (RTPM0) The RTPM0 register selects the real-time output port mode or port mode in 1-bit units. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | RTPM0m | Control of real-time output port (m = 0 to 5) | | | | |--------|-----------------------------------------------|--|--|--| | 0 | Real-time output disabled | | | | | 1 | Real-time output enabled | | | | - Cautions 1. By enabling the real-time output operation (RTPC0.RTPOE0 bit = 1), the bits enabled to real-time output among the RTP00 to RTP05 signals perform real-time output, and the bits set to port mode output 0. - 2. If real-time output is disabled (RTPOE0 bit = 0), the real-time output pins (RTP00 to RTP05) all output 0, regardless of the RTPM0 register setting. - 3. In order to use this register as the real-time output pins (RTP00 to RTP05), set these pins as real-time output port pins using the PMC and PFC registers. - 4. When writing to bits 6 and 7 of the RTPM0 register, always set to 0. ## (2) Real-time output port control register 0 (RTPC0) The RTPC0 register is a register that sets the operation mode and output trigger of the real-time output port. The relationship between the operation mode and output trigger of the real-time output port is as shown in Table 12-3. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | RTPOE0 | Control of real-time output operation | | |--------|---------------------------------------|--| | 0 | Disables operation <sup>Note 1</sup> | | | 1 | Enables operation | | | RTPEG0 | Valid edge of INTTP0CC0 signal | | | |--------|--------------------------------|--|--| | 0 | Falling edge <sup>Note 2</sup> | | | | 1 | Rising edge | | | | BYTE0 | Specification of channel configuration for real-time output | | | |-------|-------------------------------------------------------------|--|--| | 0 | 4 bits × 1 channel, 2 bits × 1 channel | | | | 1 | 6 bits × 1 channel | | | **Notes 1.** When the real-time output operation is disabled (RTPOE0 bit = 0), all the bits of the real-time output signals (RTP00 to RTP05) output "0". 2. The INTTPOCC0 signal is output for 1 clock of the count clock selected by TMP0. Caution Set the RTPEG0, BYTE0, and EXTR0 bits only when RTPOE0 bit = 0. Table 12-3. Operation Modes and Output Triggers of Real-Time Output Port | BYTE0 | EXTR0 | Operation Mode | RTBH0 (RTP04, RTP05) | RTBL0 (RTP00 to RTP03) | |-------|-------|---------------------|----------------------|------------------------| | 0 | 0 | 4 bits × 1 channel, | INTTP5CC0 | Setting prohibited | | | 1 | 2 bits × 1 channel | Setting prohibited | INTTP0CC0 | | 1 | 0 | 6 bits × 1 channel | Setting prohibited | | | | 1 | | INTTP0CC0 | | ## 12.4 Operation If the real-time output operation is enabled by setting the RTPC0.RTPOE0 bit to 1, the data of the RTBH0 and RTBL0 registers is transferred to the real-time output latch in synchronization with the generation of the selected transfer trigger (set by the RTPC0.EXTR0 and RTPC0.BYTE0 bits). Of the transferred data, only the data of the bits for which real-time output is enabled by the RTPM0 register is output from the RTP00 to RTP05 bits. The bits for which real-time output is disabled by the RTPM0 register output 0. If the real-time output operation is disabled by clearing the RTPOE0 bit to 0, the RTP00 to RTP05 signals output 0 regardless of the setting of the RTPM0 register. Figure 12-2. Example of Operation Timing of RTO0 (When EXTR0 Bit = 0, BYTE0 Bit = 0) Remark For the operation during standby, see CHAPTER 21 STANDBY FUNCTION. ### 12.5 Usage - (1) Disable real-time output. - Clear the RTPC0.RTPOE0 bit to 0. - (2) Perform initialization as follows. - Set the alternate-function pins of port 5 Set the PFC5.PFC5m bit and PFCE5.PFCE5m bit to 1, and then set the PMC5.PMC5m bit to 1 (m = 0 to 5). - Specify the real-time output port mode or port mode in 1-bit units. Set the RTPM0 register. - Channel configuration: Select the trigger and valid edge. Set the RTPC0.EXTR0, RTPC0.BYTE0, and RTPC0.RTPEG0 bits. - Set the initial values to the RTBH0 and RTBL0 registers Note 1. - (3) Enable real-time output. Set the RTPOE0 bit = 1. - (4) Set the next output value to the RTBH0 and RTBL0 registers by the time the selected transfer trigger is generated<sup>Note 2</sup>. - (5) Set the next real-time output value to the RTBH0 and RTBL0 registers via interrupt servicing corresponding to the selected trigger. - **Notes 1.** If the RTBH0 and RTBL0 registers are written when the RTPOE0 bit = 0, that value is transferred to real-time output latches 0H and 0L, respectively. - 2. Even if the RTBH0 and RTBL0 registers are written when the RTPOE0 bit = 1, data is not transferred to real-time output latches 0H and 0L. # 12.6 Cautions - (1) Prevent the following conflicts by software. - Conflict between real-time output disable/enable switching (RTPOE0 bit) and selected real-time output trigger. - Conflict between writing to the RTBH0 and RTBL0 registers in the real-time output enabled status and the selected real-time output trigger. - (2) Before performing initialization, disable real-time output (RTPOE0 bit = 0). - (3) Once real-time output has been disabled (RTPOE0 bit = 0), be sure to initialize the RTBH0 and RTBL0 registers before enabling real-time output again (RTPOE0 bit = $0 \rightarrow 1$ ). ### **CHAPTER 13 A/D CONVERTER** #### 13.1 Overview The A/D converter converts analog input signals into digital values, has a resolution of 10 bits, and can handle 8 analog input signal channels (ANI0 to ANI7). The A/D converter has the following features. - O 10-bit resolution - O 8 channels - O Successive approximation method - O Operating voltage: AVREF0 = 2.7 to 3.6 V - O Analog input voltage: 0 V to AVREFO - O The following functions are provided as operation modes. - · Continuous select mode - · Continuous scan mode - · One-shot select mode - · One-shot scan mode - O The following functions are provided as trigger modes. - Software trigger mode - External trigger mode (external, 1) - Timer trigger mode - O Power-fail monitor function (conversion result compare function) #### 13.2 Functions # (1) 10-bit resolution A/D conversion An analog input channel is selected from ANI0 to ANI7, and an A/D conversion operation is repeated at a resolution of 10 bits. Each time A/D conversion has been completed, an interrupt request signal (INTAD) is generated. ## (2) Power-fail detection function This function is used to detect a drop in the battery voltage. The result of A/D conversion (the value of the ADA0CRnH register) is compared with the value of the ADA0PFT register, and the INTAD signal is generated only when a specified comparison condition is satisfied (n = 0 to 7). # 13.3 Configuration The block diagram of the A/D converter is shown below. O AVREFO ANIO 🖯 Sample & hold circuit ADA0CE bit ANI1 O ANI2 Voltage comparator Selector Compare voltage ANI5O ADA0CE bit generation DAC O AVss ANI6 🔿 ANI7 🔿 SAR ADA0TMD1 bit ADA0TMD0 bit - INTAD INTTP2CC0 ADA0PFE bit ADA0PFC bit Controller INTTP2CC1 Controller ADA0CR0 Edge detection ADTRG O ADA0CR1 Voltage ADA0CR2 ADA0ETS0 bit comparator ADA0ETS1 bit ADA0CR6 ADA0M0 ADA0M1 ADA0M2 ADA0S ADA0CR7 ADA0PFT ADA0PFM Internal bus Figure 13-1. Block Diagram of A/D Converter The A/D converter includes the following hardware. Table 13-1. Configuration of A/D Converter | Item | Configuration | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Analog inputs | 8 channels (ANI0 to ANI7 pins) | | Registers | Successive approximation register (SAR) A/D conversion result registers 0 to 11 (ADA0CR0 to ADA0CR7) A/D conversion result registers 0H to 11H (ADCR0H to ADCR7H): Only higher 8 bits can be read | | Control registers | A/D converter mode registers 0 to 2 (ADA0M0 to ADA0M2) A/D converter channel specification register 0 (ADA0S) Power fail compare mode register (ADA0PFM) Power fail compare threshold value register (ADA0PFT) | #### (1) Successive approximation register (SAR) The SAR register compares the voltage value of the analog input signal with the output voltage of the compare voltage generation DAC (compare voltage), and holds the comparison result starting from the most significant bit (MSB). When the comparison result has been held down to the least significant bit (LSB) (i.e., when A/D conversion is complete), the contents of the SAR register are transferred to the ADA0CRn register. **Remark** n = 0 to 7 # (2) A/D conversion result register n (ADA0CRn), A/D conversion result register nH (ADA0CRnH) The ADA0CRn register is a 16-bit register that stores the A/D conversion result. ADA0ARn consist of 8 registers and the A/D conversion result is stored in the 10 higher bits of the AD0CRn register corresponding to analog input. (The lower 6 bits are fixed to 0.) ### (3) A/D converter mode register 0 (ADA0M0) This register specifies the operation mode and controls the conversion operation by the A/D converter. #### (4) A/D converter mode register 1 (ADA0M1) This register sets the conversion time of the analog input signal to be converted. ### (5) A/D converter mode register 2 (ADA0M2) This register sets the hardware trigger mode. ### (6) A/D converter channel specification register (ADA0S) This register sets the input port that inputs the analog voltage to be converted. ## (7) Power-fail compare mode register (ADA0PFM) This register sets the power-fail monitor mode. #### (8) Power-fail compare threshold value register (ADA0PFT) The ADA0PFT register sets a threshold value that is compared with the value of A/D conversion result register nH (ADA0CRnH). The 8-bit data set to the ADA0PFT register is compared with the higher 8 bits of the A/D conversion result register (ADA0CRnH). ## (9) Controller The controller compares the result of the A/D conversion (the value of the ADA0CRnH register) with the value of the ADA0PFT register when A/D conversion is completed or when the power-fail detection function is used, and generates the INTAD signal only when a specified comparison condition is satisfied. ### (10) Sample & hold circuit The sample & hold circuit samples each of the analog input signals selected by the input circuit and sends the sampled data to the voltage comparator. This circuit also holds the sampled analog input signal voltage during A/D conversion. ### (11) Voltage comparator The voltage comparator compares a voltage value that has been sampled and held with the output voltage of the compare voltage generation DAC. ### (12) Compare voltage generation DAC This compare voltage generation DAC is connected between AVREFO and AVss and generates a voltage for comparison with the analog input signal. ## (13) ANIO to ANI7 pins These are analog input pins for the 8 A/D converter channels and are used to input analog signals to be converted into digital signals. Pins other than the one selected as the analog input by the ADA0S register can be used as input port pins. Caution Make sure that the voltages input to the ANI0 to ANI7 pins do not exceed the rated values. In particular if a voltage of AVREFO or higher is input to a channel, the conversion value of that channel becomes undefined, and the conversion values of the other channels may also be affected. ## (14) AVREFO pin This is the pin used to input the reference voltage of the A/D converter. Always make the potential at this pin the same as that at the V<sub>DD</sub> pin even when the A/D converter is not used. The signals input to the ANI0 to ANI7 pins are converted to digital signals based on the voltage applied between the AV<sub>REFO</sub> and AV<sub>SS</sub> pins. ## (15) AVss pin This is the ground pin of the A/D converter. Always make the potential at this pin the same as that at the Vss pin even when the A/D converter is not used. ## 13.4 Registers The A/D converter is controlled by the following registers. - A/D converter mode registers 0, 1, 2 (ADA0M0, ADA0M1, ADA0M2) - A/D converter channel specification register 0 (ADA0S) - Power-fail compare mode register (ADA0PFM) The following registers are also used. - A/D conversion result register n (ADA0CRn) - A/D conversion result register nH (ADA0CRnH) - Power-fail compare threshold value register (ADA0PFT) ### (1) A/D converter mode register 0 (ADA0M0) The ADA0M0 register is an 8-bit register that specifies the operation mode and controls conversion operations. This register can be read or written in 8-bit or 1-bit units. However, ADA0EF bit is read-only. Reset sets this register to 00H. Caution Accessing the ADA0M0 register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | After re | set: 00H | R/W | Address: F | FFFF200H | ł | | | | |----------|----------|-----------|----------------------|--------------|-------------|-------------|-------------|--------| | | <7> | 6 | 5 | 4 | 3 | 2 | 1 | <0> | | ADA0M0 | ADA0CE | 0 | ADA0MD1 | ADA0MD0 | ADA0ETS1 | ADA0ETS0 | ADA0TMD | ADA0EF | | | | | | | | | | | | | ADA0CE | | | A/D co | onversion o | control | | | | | 0 | Stops A/D | onversion conversion | n | | | | | | | 1 | Enables / | A/D conver | sion | | | | | | | | | | | | | | | | | ADA0MD1 | ADA0MD0 | S | pecification | of A/D cor | nverter ope | ration mode | е | | | 0 | 0 | Continuo | ous select n | node | | | | | | 0 | 1 | Continuo | ous scan m | ode | | | | | | 1 | 0 | One-sho | t select mo | de | | | | | | 1 | 1 | One-sho | t scan mod | le | | | | (2/2) | ADA0ETS1 | ADA0ETS0 | Specification of external trigger (ADTRG pin) input valid edge | |----------|----------|----------------------------------------------------------------| | 0 | 0 | No edge detection | | 0 | 1 | Falling edge detection | | 1 | 0 | Rising edge detection | | 1 | 1 | Detection of both rising and falling edges | | ADA0TMD | Trigger mode specification | | |---------|------------------------------------------|--| | 0 | Software trigger mode | | | 1 | External trigger mode/timer trigger mode | | | | ADA0EF | A/D converter status display | | |---|--------|------------------------------|--| | ſ | 0 | A/D conversion stopped | | | Ī | 1 | A/D conversion in progress | | ## Cautions 1. A write operation to bit 0 is ignored. - 2. Changing the ADA0M1.ADA0FR2 to ADA0M1.ADA0FR0 bits is prohibited while A/D conversion is enabled (ADA0CE bit = 1). - 3. In the following modes, write data to the ADA0M0, ADA0M2, ADA0S, ADA0PFM, or ADA0PFT registers while A/D conversion is stopped (ADA0CE bit = 0), and then enable the A/D conversion operation (ADA0CE bit = 1). - Normal conversion mode - One-shot select mode/one-shot scan mode in high-speed conversion mode If the ADA0M0, ADA0M2, ADA0S, ADA0PFM, and ADA0PFT registers are written in the other modes during A/D conversion (ADA0EF bit = 1), the following will be performed according to the mode. - In software trigger mode A/D conversion is stopped and started again from the beginning. - In hardware trigger mode A/D conversion is stopped, and the trigger standby status is set. - 4. To select the external trigger mode/timer trigger mode (ADA0TMD bit = 1), set the high-speed conversion mode (ADA0M1.ADA0HS1 bit = 1). Do not input a trigger during stabilization time that is inserted once after the A/D conversion operation is enabled (ADA0CE bit = 1). - 5. When not using the A/D converter, stop the operation by setting the ADA0CE bit to 0 to reduce the power consumption. # (2) A/D converter mode register 1 (ADA0M1) The ADA0M1 register is an 8-bit register that specifies the conversion time. This register can be read or written in 8-bit or 1-bit units. Reset sets this bit to 00H. | After reset: 00H | | R/W | Address: F | FFFF201F | ł | | | | |------------------|---------|-----|------------|----------|---|---------|---------|---------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ADA0M1 | ADA0HS1 | 0 | 0 | 0 | 0 | ADA0FR2 | ADA0FR1 | ADA0FR0 | | ADA0HS1 | Specification of normal conversion mode/high-speed mode (A/D conversion time) | |---------|-------------------------------------------------------------------------------| | 0 | Normal conversion mode | | 1 | High-speed conversion mode | - Cautions 1. Changing the ADA0M1 register is prohibited while A/D conversion is enabled (ADA0M0.ADA0CE bit = 1). - 2. To select the external trigger mode/timer trigger mode (ADA0M0.ADA0TMD bit = 1), set the high-speed conversion mode (ADA0HS1 bit = 1). Do not input a trigger during stabilization time that is inserted once after the A/D conversion operation is enabled (ADA0CE bit = 1). - 3. Be sure to clear bits 6 to 3 to "0". **Remark** For A/D conversion time setting examples, see **Tables 13-2** and **13-3**. ADAO ADA0 ADA0 A/D Conversion Time FR2 FR0 FR<sub>1</sub> Stabilization Time fxx = 20 MHz fxx = 16 MHz fxx = 12 MHz fxx = 10 MHz fxx = 4 MHzTrigger + Conversion Time + Wait Time Response Time 0 Λ 0 66/fxx (13/fxx + 26/fxx + 27/fxx)Setting 6.6 *μ*s 16.5 $\mu$ s 3/fxx Setting Setting prohibited prohibited prohibited 0 0 6.55 μs<sup>N</sup> $8.19 \mu s^{Note}$ Setting 3/fxx 1 131/fxx (26/fxx + 52/fxx + 53/fxx)10.92 $\mu$ s 13.1 *μ*s prohibited 1 196/fxx (39/fxx + 78/fxx + 79/fxx)9.8 μs 12.25 μs 16.33 *μ*s 19.6 μs Setting 3/fxx prohibited 0 259/fxx (50/fxx + 104/fxx + 105/fxx)12.95 *μ*s $16.19 \mu s$ 21.58 $\mu$ s $25.9 \mu s$ Setting 3/fxx prohibited 1 0 0 311/fxx (50/fxx + 130/fxx + 131/fxx)15.55 $\mu$ s 19.44 *μ*s Setting Setting Setting 3/fxx prohibited prohibited prohibited Setting 1 0 Setting Setting 3/fxx 1 363/fxx (50/fxx + 156/fxx + 157/fxx)18.15 $\mu$ s 22.69 $\mu$ s prohibited prohibited prohibited 1 0 415/fxx (50/fxx + 182/fxx + 183/fxx) $20.75 \mu s$ Setting Setting Setting 3/fxx 1 Settina prohibited prohibited prohibited prohibited 1 1 1 467/fxx (50/fxx + 208/fxx + 209/fxx)23.35 $\mu$ s Setting Setting Setting Setting 3/fxx prohibited prohibited prohibited prohibited Other than above Setting prohibited Table 13-2. Conversion Time Selection in Normal Conversion Mode (ADA0HS1 Bit = 0) **Remark** Stabilization time: A/D converter setup time (1 $\mu$ s or longer) Wait time: Actual A/D conversion time (2.6 to 10.4 $\mu$ s) Conversion time: Wait time inserted before the next conversion Trigger response time: If a software trigger, external trigger, or timer trigger is generated after the stabilization time, it is inserted before the conversion time. In the normal conversion mode, the conversion is started after the stabilization time elapsed from the ADA0M0.ADA0CE bit is set to 1, and A/D conversion is performed only during the conversion time (2.6 to 10.4 μs). Operation is stopped after the conversion ends and the A/D conversion end interrupt request signal (INTAD) is generated after the wait time is elapsed. Because the conversion operation is stopped during the wait time, operation current can be reduced. **Note** Setting prohibited when $2.7 \text{ V} \leq \text{AV}_{\text{REF0}} < 3.0 \text{ V}$ Cautions 1. Set as 2.6 $\mu$ s $\leq$ conversion time $\leq$ 10.4 $\mu$ s when 3.0 V $\leq$ AV<sub>REF0</sub> $\leq$ 3.6 V. Set as 3.9 $\mu$ s $\leq$ conversion time $\leq$ 10.4 $\mu$ s when 2.7 V $\leq$ AV<sub>REF0</sub> < 3.0 V. > 2. During A/D conversion, if the ADA0M0, ADA0M2, ADA0S, ADA0PFM, and ADA0PFT registers are written or trigger is input, reconversion is carried out. However, if the stabilization time end timing conflicts with the writing to these registers, or if the stabilization time end timing conflicts with the trigger input, the stabilization time of 64 clocks is reinserted. If a conflict occurs again with the reinserted stabilization time end timing, the stabilization time is reinserted. Therefore do not set the trigger input interval and control register write interval to 64 clocks or below. Table 13-3. Conversion Time Selection in High-Speed Conversion Mode (ADA0HS1 Bit = 1) | ADA0 | ADA0 | ADA0 | A/D Conversion Time | | | | | | | |------|----------|------|----------------------------------|-----------------------------------|-----------------------------------------|--------------------------|----------------------|--------------------|-----------------------------| | FR2 | FR1 | FR0 | Conversion Time<br>(+ Wait Time) | fxx = 20 MHz | fxx = 16 MHz | fxx = 12 MHz | fxx = 10 MHz | fxx = 4 MHz | Trigger<br>Response<br>Time | | 0 | 0 | 0 | 26/fxx (+ 13/fxx) | Setting prohibited | Setting prohibited | Setting prohibited | 2.6 μs<br>(+ 1.3 μs) | 6.5 μs<br>(+ 0 μs) | 3/fxx | | 0 | 0 | 1 | 52/fxx (+ 26/fxx) | 2.6 μs <sup>Note</sup> (+ 1.3 μs) | 3.25 μs <sup>Note</sup><br>(+ 1.625 μs) | 4.333 μs<br>(+ 2.167 μs) | 5.2 μs<br>(+ 2.6 μs) | Setting prohibited | 3/fxx | | 0 | 1 | 0 | 78/fxx (+ 39/fxx) | 3.9 μs<br>(+ 1.95 μs) | 4.875 μs<br>(+ 2.438 μs) | 6.5 μs<br>(+ 3.25 μs) | 7.8 μs<br>(+ 3.9 μs) | Setting prohibited | 3/fxx | | 0 | 1 | 1 | 104/fxx (+ 50/fxx) | 5.2 μs<br>(+ 2.5 μs) | 6.5 μs<br>(+ 3.125 μs) | 8.667 μs<br>(+ 4.167 μs) | 10.4 μs<br>(+ 5 μs) | Setting prohibited | 3/fxx | | 1 | 0 | 0 | 130/fxx (+ 50/fxx) | 6.5 μs<br>(+ 2.5 μs) | 8.125 μs<br>(+ 3.125 μs) | Setting prohibited | Setting prohibited | Setting prohibited | 3/fxx | | 1 | 0 | 1 | 156/fxx (+ 50/fxx) | 7.8 μs<br>(+ 2.5 μs) | 9.75 μs<br>(+ 3.125 μs) | Setting prohibited | Setting prohibited | Setting prohibited | 3/fxx | | 1 | 1 | 0 | 182/fxx (+ 50/fxx) | 9.1 μs<br>(+ 2.5 μs) | Setting prohibited | Setting prohibited | Setting prohibited | Setting prohibited | 3/fxx | | 1 | 1 | 1 | 208/fxx (+ 50/fxx) | 10.4 μs<br>(+ 2.5 μs) | Setting prohibited | Setting prohibited | Setting prohibited | Setting prohibited | 3/fxx | | Othe | r than a | bove | | | Setting p | rohibited | | | | **Remark** Conversion time: Actual A/D conversion time (2.6 to 10.4 $\mu$ s) Stabilization time: A/D converter setup time (1 $\mu$ s or longer) Trigger response time: If a software trigger, external trigger, or timer trigger is generated after the stabilization time, it is inserted before the conversion time. In the high-speed conversion mode, the conversion is started after the stabilization time elapsed from the ADA0M0.ADA0CE bit is set to 1, and A/D conversion is performed only during the conversion time (2.6 to 10.4 $\mu$ s). The A/D conversion end interrupt request signal (INTAD) is generated immediately after the conversion ends. In continuous conversion mode, the stabilization time is inserted only before the first conversion, and not inserted after the second conversion (the A/D converter remains running). **Note** Setting prohibited when $2.7 \text{ V} \leq \text{AV}_{\text{REF0}} < 3.0 \text{ V}$ Cautions 1. Set as 2.6 $\mu$ s $\leq$ conversion time $\leq$ 10.4 $\mu$ s when 3.0 V $\leq$ AV<sub>REF0</sub> $\leq$ 3.6 V. Set as 3.9 $\mu$ s $\leq$ conversion time $\leq$ 10.4 $\mu$ s when 2.7 V $\leq$ AV<sub>REF0</sub> < 3.0 V. 2. In the high-speed conversion mode, rewriting of the ADA0M0, ADA0M2, ADA0S, ADA0PFM, and ADA0PFT registers and trigger input are prohibited during the stabilization time. # (3) A/D converter mode register 2 (ADA0M2) The ADA0M2 register specifies the hardware trigger mode. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | After reset: 00H | | R/W | Address: F | FFFF203H | ł | | | | |------------------|---|-----|------------|----------|---|---|----------|----------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ADA0M2 | 0 | 0 | 0 | 0 | 0 | 0 | ADA0TMD1 | ADA0TMD0 | | ADA0TMD1 | ADA0TMD0 | Specification of hardware trigger mode | |----------|----------|-------------------------------------------------------------------| | 0 | 0 | External trigger mode (when ADTRG pin valid edge detected) | | 0 | 1 | Timer trigger mode 0 (when INTTP2CC0 interrupt request generated) | | 1 | 0 | Timer trigger mode 1 (when INTTP2CC1 interrupt request generated) | | 1 | 1 | Setting prohibited | - Cautions 1. In the following modes, write data to the ADA0M2 register while A/D conversion is stopped (ADA0M0.ADA0CE bit = 0), and then enable the A/D conversion operation (ADA0CE bit = 1). - Normal conversion mode - One-shot select mode/one-shot scan mode in high-speed conversion mode - 2. Be sure to clear bits 7 to 2 to "0". # (4) Analog input channel specification register 0 (ADA0S) The ADAOS register specifies the pin that inputs the analog voltage to be converted into a digital signal. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | ADA0S2 | ADA0S1 | ADA0S0 | Select mode | Scan mode | |--------|--------|--------|-------------|--------------| | 0 | 0 | 0 | ANI0 | ANI0 | | 0 | 0 | 1 | ANI1 | ANIO, ANI1 | | 0 | 1 | 0 | ANI2 | ANI0 to ANI2 | | 0 | 1 | 1 | ANI3 | ANI0 to ANI3 | | 1 | 0 | 0 | ANI4 | ANI0 to ANI4 | | 1 | 0 | 1 | ANI5 | ANI0 to ANI5 | | 1 | 1 | 0 | ANI6 | ANI0 to ANI6 | | 1 | 1 | 1 | ANI7 | ANI0 to ANI7 | - Cautions 1. In the following modes, write data to the ADAOS register while A/D conversion is stopped (ADA0M0.ADA0CE bit = 0), and then enable the A/D conversion operation (ADA0CE bit = 1). - Normal conversion mode - One-shot select mode/one-shot scan mode in high-speed conversion mode - 2. Be sure to clear bits 7 to 3 to "0". ### (5) A/D conversion result registers n, nH (ADA0CRn, ADA0CRnH) The ADA0CRn and ADA0CRnH registers store the A/D conversion results. These registers are read-only, in 16-bit or 8-bit units. However, specify the ADA0CRn register for 16-bit access and the ADA0CRnH register for 8-bit access. The 10 bits of the conversion result are read from the higher 10 bits of the ADA0CRn register, and 0 is read from the lower 6 bits. The higher 8 bits of the conversion result are read from the ADA0CRnH register. Caution Accessing the ADA0CRn and ADA0CRnH registers is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock Caution A write operation to the ADA0M0 and ADA0S registers may cause the contents of the ADA0CRn register to become undefined. After the conversion, read the conversion result before writing to the ADA0M0 and ADA0S registers. Correct conversion results may not be read if a sequence other than the above is used. The relationship between the analog voltage input to the analog input pins (ANI0 to ANI7) and the A/D conversion result (ADA0CRn register) is as follows. $$SAR = INT \left( \frac{V_{IN}}{AV_{REF0}} \times 1,024 + 0.5 \right)$$ $$\mathsf{ADA0CR}^{\mathsf{Note}} = \mathsf{SAR} \times 64$$ Or, $$(SAR - 0.5) \times \frac{AV_{REF0}}{1,024} \le V_{IN} < (SAR + 0.5) \times \frac{AV_{REF0}}{1,024}$$ INT(): Function that returns the integer of the value in () VIN: Analog input voltage AVREF0: AVREF0 pin voltage ADA0CR: Value of ADA0CRn register **Note** The lower 6 bits of the ADA0CRn register are fixed to 0. The following shows the relationship between the analog input voltage and the A/D conversion results. ### (6) Power-fail compare mode register (ADA0PFM) The ADAOPFM register is an 8-bit register that sets the power-fail compare mode. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | After res | After reset: 00H | | Address: FF | -FFF204H | | | | | | |-----------|------------------|---------|-------------|----------|---|---|---|---|---| | | <7> | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ADA0PFM | ADA0PFE | ADA0PFC | 0 | 0 | 0 | 0 | 0 | 0 | l | | ADA0PFE | Selection of power-fail compare enable/disable | |---------|------------------------------------------------| | 0 | Power-fail compare disabled | | 1 | Power-fail compare enabled | | ADA0PFC | Selection of power-fail compare mode | | | | | | |---------|-----------------------------------------------------------------------|--|--|--|--|--| | 0 | Generates an interrupt request signal (INTAD) when ADA0CRnH ≥ ADA0PFT | | | | | | | 1 | Generates an interrupt request signal (INTAD) when ADA0CRnH < ADA0PFT | | | | | | - Cautions 1. In the select mode, the 8-bit data set to the ADA0PFT register is compared with the value of the ADA0CRnH register specified by the ADA0S register. If the result matches the condition specified by the ADA0PFC bit, the conversion result is stored in the ADA0CRn register and the INTAD signal is generated. If it does not match, however, the interrupt signal is not generated. - 2. In the scan mode, the 8-bit data set to the ADA0PFT register is compared with the contents of the ADA0CR0H register. If the result matches the condition specified by the ADA0PFC bit, the conversion result is stored in the ADA0CR0 register and the INTAD signal is generated. If it does not match, however, the INTAD signal is not generated. Regardless of the comparison result, the scan operation is continued and the conversion result is stored in the ADA0CRn register until the scan operation is completed. However, the INTAD signal is not generated after the scan operation has been completed. - In the following modes, write data to the ADA0PFM register while A/D conversion is stopped (ADA0M0.ADA0CE bit = 0), and then enable the A/D conversion operation (ADA0CE bit = 1). - Normal conversion mode - One-shot select mode/one-shot scan mode in high-speed conversion mode # (7) Power-fail compare threshold value register (ADA0PFT) The ADAOPFT register sets the compare value in the power-fail compare mode. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. Caution In the following modes, write data to the ADA0PFT register while A/D conversion is stopped (ADA0M0.ADA0CE bit = 0), and then enable the A/D conversion operation (ADA0CE bit = 1). - Normal conversion mode - One-shot select mode/one-shot scan mode in high-speed conversion mode ### 13.5 Operation ### 13.5.1 Basic operation - <1> Set the operation mode, trigger mode, and conversion time for executing A/D conversion by using the ADA0M0, ADA0M1, ADA0M2, and ADA0S registers. When the ADA0CE bit of the ADA0M0 register is set, conversion is started in the software trigger mode and the A/D converter waits for a trigger in the external or timer trigger mode. - <2> When A/D conversion is started, the voltage input to the selected analog input channel is sampled by the sample & hold circuit. - <3> When the sample & hold circuit samples the input channel for a specific time, it enters the hold status, and holds the input analog voltage until A/D conversion is complete. - <4> Set bit 9 of the successive approximation register (SAR). The tap selector selects (1/2) AVREFO as the compare voltage generation DAC. - <5> The voltage difference between the voltage of the compare voltage generation DAC and the analog input voltage is compared by the voltage comparator. If the analog input voltage is higher than (1/2) AVREFO, the MSB of the SAR register remains set. If it is lower than (1/2) AVREFO, the MSB is reset. - <6>Next, bit 8 of the SAR register is automatically set and the next comparison is started. Depending on the value of bit 9, to which a result has been already set, the voltage of the compare voltage generation DAC is selected as follows. - Bit 9 = 1: (3/4) AVREFO - Bit 9 = 0: (1/4) AVREFO This compare voltage and the analog input voltage are compared and, depending on the result, bit 8 is manipulated as follows. Analog input voltage $\geq$ Compare voltage: Bit 8 = 1 Analog input voltage $\leq$ Compare voltage: Bit 8 = 0 - <7> This comparison is continued to bit 0 of the SAR register. - <8> When comparison of the 10 bits is complete, the valid digital result is stored in the SAR register, which is then transferred to and stored in the ADA0CRn register. After that, an A/D conversion end interrupt request signal (INTAD) is generated. - <9> In one-shot select mode, conversion is stopped Note. In one-shot scan mode, conversion is stopped after scanning once Note. In continuous select mode, repeat steps <2> to <8> until the ADA0M0.ADA0CE bit is cleared to 0. In continuous scan mode, repeat steps <2> to <8> for each channel. **Note** In the external trigger mode, timer trigger mode 0, or timer trigger mode 1, the trigger standby status is entered. **Remark** The trigger standby status means the status after the stabilization time has passed. ## 13.5.2 Conversion operation timing Figure 13-3. Conversion Operation Timing (Continuous Conversion) # (2) Operation in high-speed conversion mode (ADA0HS1 bit = 1) | ADA0FR2 to<br>ADA0FR0 Bits | Stabilization Time | Conversion Time<br>(Sampling Time) | Wait Time | Trigger Response<br>Time | |----------------------------|--------------------|------------------------------------|-----------|--------------------------| | 000 | 13/fxx | 26/fxx (8/fxx) | 27/fxx | 3/fxx | | 001 | 26/fxx | 52/fxx (16/fxx) | 53/fxx | 3/fxx | | 010 | 39/fxx | 78/fxx (24/fxx) | 79/fxx | 3/fxx | | 011 | 50/fxx | 104/fxx (32/fxx) | 105/fxx | 3/fxx | | 100 | 50/fxx | 130/fxx (40/fxx) | 131/fxx | 3/fxx | | 101 | 50/fxx | 156/fxx (48/fxx) | 157/fxx | 3/fxx | | 110 | 50/fxx | 182/fxx (56/fxx) | 183/fxx | 3/fxx | | 111 | 50/fxx | 208/fxx (64/fxx) | 209/fxx | 3/fxx | **Remark** The above timings are when a trigger generates within the stabilization time. If the trigger generates after the stabilization time, a trigger response time is inserted. ### 13.5.3 Trigger mode The timing of starting the conversion operation is specified by setting a trigger mode. The trigger mode includes a software trigger mode and hardware trigger modes. The hardware trigger modes include timer trigger modes 0 and 1, and external trigger mode. The ADA0M0.ADA0TMD bit is used to set the trigger mode. The hardware trigger modes are set by the ADA0M2.ADA0TMD1 and ADA0M2.ADA0TMD0 bits. ### (1) Software trigger mode When the ADA0M0.ADA0CE bit is set to 1, the signal of the analog input pin (ANI0 to ANI7 pin) specified by the ADA0S register is converted. When conversion is complete, the result is stored in the ADA0CRn register. At the same time, the A/D conversion end interrupt request signal (INTAD) is generated. If the operation mode specified by the ADA0M0.ADA0MD1 and ADA0M0.ADA0MD0 bits is the continuous select/scan mode, the next conversion is started, unless the ADA0CE bit is cleared to 0 after completion of the first conversion. Conversion is performed once and ends if the operation mode is the one-shot select/scan mode. When conversion is started, the ADA0M0.ADA0EF bit is set to 1 (indicating that conversion is in progress). If the ADA0M0, ADA0M2, ADA0S, ADA0PFM, or ADA0PFT register is written during conversion, the conversion is aborted and started again from the beginning. However, writing to these registers is prohibited in the normal conversion mode and one-shot select mode/one-shot scan mode in the high-speed conversion mode. ### (2) External trigger mode In this mode, converting the signal of the analog input pin (ANI0 to ANI7) specified by the ADA0S register is started when an external trigger is input (to the ADTRG pin). Which edge of the external trigger is to be detected (i.e., the rising edge, falling edge, or both rising and falling edges) can be specified by using the ADA0M0.ADA0ETS1 and ADA0M0.ATA0ETS0 bits. When the ADA0CE bit is set to 1, the A/D converter waits for the trigger, and starts conversion after the external trigger has been input. When conversion is completed, the result of conversion is stored in the ADAOCRn register, regardless of whether the continuous select, continuous scan, one-shot select, or one-shot scan mode is set as the operation mode by the ADAOMD1 and ADAOMD0 bits. At the same time, the INTAD signal is generated, and the A/D converter waits for the trigger again. When conversion is started, the ADA0EF bit is set to 1 (indicating that conversion is in progress). While the A/D converter is waiting for the trigger, however, the ADA0EF bit is cleared to 0 (indicating that conversion is stopped). If the valid trigger is input during the conversion operation, the conversion is aborted and started again from the beginning. If the ADA0M0, ADA0M2, ADA0S, ADA0PFM, or ADA0PFT register is written during the conversion operation, the conversion is aborted, and the A/D converter waits for the trigger again. However, writing to these registers is prohibited in the one-shot select mode/one-shot scan mode. Caution To select the external trigger mode, set the high-speed conversion mode. Do not input a trigger during stabilization time that is inserted once after the A/D conversion operation is enabled (ADA0M0.ADA0CE bit = 1). **Remark** The trigger standby status means the status after the stabilization time has passed. #### (3) Timer trigger mode In this mode, converting the signal of the analog input pin (ANI0 to ANI7) specified by the ADA0S register is started by the compare match interrupt request signal (INTTP2CC0 or INTTP2CC1) of the capture/compare register connected to the timer. The INTTP2CC0 or INTTP2CC1 signal is selected by the ADA0TMD1 and ADA0TMD0 bits, and conversion is started at the rising edge of the specified compare match interrupt request signal. When the ADA0CE bit is set to 1, the A/D converter waits for a trigger, and starts conversion when the compare match interrupt request signal of the timer is input. When conversion is completed, regardless of whether the continuous select, continuous scan, one-shot select, or one-shot scan mode is set as the operation mode by the ADA0MD1 and ADA0MD0 bits, the result of the conversion is stored in the ADA0CRn register. At the same time, the INTAD signal is generated, and the A/D converter waits for the trigger again. When conversion is started, the ADA0EF bit is set to 1 (indicating that conversion is in progress). While the A/D converter is waiting for the trigger, however, the ADA0EF bit is cleared to 0 (indicating that conversion is stopped). If the valid trigger is input during the conversion operation, the conversion is aborted and started again from the beginning. If the ADA0M0, ADA0M2, ADA0PFM, or ADA0PFT register is written during conversion, the conversion is stopped and the A/D converter waits for the trigger again. However, writing to these registers is prohibited in the one-shot select mode/one-shot scan mode. Caution To select the timer trigger mode, set the high-speed conversion mode. Do not input a trigger during stabilization time that is inserted once after the A/D conversion operation is enabled (ADA0M0.ADA0CE bit = 1). **Remark** The trigger standby status means the status after the stabilization time has passed. ### 13.5.4 Operation mode Four operation modes are available as the modes in which to set the ANI0 to ANI7 pins: continuous select mode, continuous scan mode, one-shot select mode, and one-shot scan mode. The operation mode is selected by the ADA0M0.ADA0MD1 and ADA0M0.ADA0MD0 bits. ### (1) Continuous select mode In this mode, the voltage of one analog input pin selected by the ADAOS register is continuously converted into a digital value. The conversion result is stored in the ADA0CRn register corresponding to the analog input pin. In this mode, an analog input pin corresponds to an ADA0CRn register on a one-to-one basis. Each time A/D conversion is completed, the A/D conversion end interrupt request signal (INTAD) is generated. After completion of conversion, the next conversion is started, unless the ADA0M0.ADA0CE bit is cleared to 0 (n = 0 to 7). Figure 13-4. Timing Example of Continuous Select Mode Operation (ADA0S Register = 01H) ### (2) Continuous scan mode In this mode, analog input pins are sequentially selected, from the ANIO pin to the pin specified by the ADAOS register, and their values are converted into digital values. The result of each conversion is stored in the ADA0CRn register corresponding to the analog input pin. When conversion of the analog input pin specified by the ADA0S register is complete, the INTAD signal is generated, and A/D conversion is started again from the ANI0 pin, unless the ADA0CE bit is cleared to 0 (n = 0 to 7). (a) Timing example ANI0 Data 1 Data 5 ANI1 Data 6 Data 2 Data 7 Data 3 ANI2 ANI3 Data 4 Data 2 Data 5 Data 1 Data 3 Data 4 Data 6 Data 7 A/D conversion (ANIO) (ANI1) (ANI2) (ANI3) (ANIO) (ANI1) (ANI2) Data 1 Data 2 Data 3 Data 4 Data 5 Data 6 ADA0CRn (ANI3) (ANIO) (ANI1) (ANI2) (ANIO) (ANI1) INTAD Conversion start Set ADA0CE bit = 1 (b) Block diagram Analog input pin ADA0CRn register ANI0 ADA0CR0 $\bigcirc$ ANI1 $\bigcirc$ ADA0CR1 ANI2 $\bigcirc$ ADA0CR2 ADA0CR3 $\bigcirc$ ANI3 A/D converter ANI4 $\bigcirc$ ADA0CR4 $\circ$ ADA0CR5 ANI5 ANI6 ADA0CR6 ANI7 O ADA0CR7 Figure 13-5. Timing Example of Continuous Scan Mode Operation (ADA0S Register = 03H) #### (3) One-shot select mode In this mode, the voltage on the analog input pin specified by the ADA0S register is converted into a digital value only once. The conversion result is stored in the ADA0CRn register corresponding to the analog input pin. In this mode, an analog input pin and an ADA0CRn register correspond on a one-to-one basis. When A/D conversion has been completed once, the INTAD signal is generated. The A/D conversion operation is stopped after it has been completed (n = 0 to 7). Figure 13-6. Timing Example of One-Shot Select Mode Operation (ADA0S Register = 01H) ### (4) One-shot scan mode In this mode, analog input pins are sequentially selected, from the ANIO pin to the pin specified by the ADAOS register, and their values are converted into digital values. Each conversion result is stored in the ADA0CRn register corresponding to the analog input pin. When conversion of the analog input pin specified by the ADA0S register is complete, the INTAD signal is generated. A/D conversion is stopped after it has been completed (n = 0 to 7). (a) Timing example ANI0 Data 1 ANI1 Data 2 Data 3 ANI2 ANI3 Data 4 Data 2 Data 3 Data 1 Data 4 A/D conversion (ANIO) (ANI1) (ANI2) (ANI3) Data 1 Data 2 Data 3 Data 4 ADA0CRn (ANI2) (ANIO) (ANI1) (ANI3) INTAD Conversion end Conversion start Set ADA0CE bit = 1 (b) Block diagram Analog input pin ADA0CRn register ANI0 ADA0CR0 $\bigcirc$ ANI1 $\bigcirc$ ADA0CR1 ANI2 $\bigcirc$ ADA0CR2 ADA0CR3 ANI3 A/D converter ANI4 ADA0CR4 ANI5 $\bigcirc$ ADA0CR5 ANI6 ADA0CR6 ANI7 O ADA0CR7 Figure 13-7. Timing Example of One-Shot Scan Mode Operation (ADA0S Register = 03H) ### 13.5.5 Power-fail compare mode The A/D conversion end interrupt request signal (INTAD) can be controlled as follows by the ADA0PFM and ADA0PFT registers. - When the ADA0PFM.ADA0PFE bit = 0, the INTAD signal is generated each time conversion is completed (normal use of the A/D converter). - When the ADA0PFE bit = 1 and when the ADA0PFM.ADA0PFC bit = 0, the value of the ADA0CRnH register is compared with the value of the ADA0PFT register when conversion is completed, and the INTAD signal is generated only if ADA0CRnH $\geq$ ADA0PFT. - When the ADA0PFE bit = 1 and when the ADA0PFC bit = 1, the value of the ADA0CRnH register is compared with the value of the ADA0PFT register when conversion is completed, and the INTAD signal is generated only if ADA0CRnH < ADA0PFT. **Remark** n = 0 to 7 In the power-fail compare mode, four modes are available as modes in which to set the ANI0 to ANI7 pins: continuous select mode, continuous scan mode, one-shot select mode, and one-shot scan mode. #### (1) Continuous select mode In this mode, the result of converting the voltage of the analog input pin specified by the ADA0S register is compared with the set value of the ADA0PFT register. If the result of power-fail comparison matches the condition set by the ADA0PFC bit, the conversion result is stored in the ADA0CRn register, and the INTAD signal is generated. If it does not match, the conversion result is stored in the ADA0CRn register, and the INTAD signal is not generated. After completion of the first conversion, the next conversion is started, unless the ADA0M0.ADA0CE bit is cleared to 0 (n = 0 to 7). Figure 13-8. Timing Example of Continuous Select Mode Operation (When Power-Fail Comparison Is Made: ADA0S Register = 01H) #### (2) Continuous scan mode In this mode, the results of converting the voltages of the analog input pins sequentially selected from the ANI0 pin to the pin specified by the ADA0S register are stored, and the set value of the ADA0CR0H register of channel 0 is compared with the value of the ADA0PFT register. If the result of power-fail comparison matches the condition set by the ADA0PFC bit, the conversion result is stored in the ADA0CR0 register, and the INTAD signal is generated. If it does not match, the conversion result is stored in the ADA0CR0 register, and the INTAD signal is not generated. After the result of the first conversion has been stored in the ADA0CR0 register, the results of sequentially converting the voltages on the analog input pins up to the pin specified by the ADA0S register are continuously stored. After completion of conversion, the next conversion is started from the ANI0 pin again, unless the ADA0CE bit is cleared to 0. Figure 13-9. Timing Example of Continuous Scan Mode Operation (When Power-Fail Comparison Is Made: ADA0S Register = 03H) #### (3) One-shot select mode In this mode, the result of converting the voltage of the analog input pin specified by the ADAOS register is compared with the set value of the ADAOPFT register. If the result of power-fail comparison matches the condition set by the ADAOPFC bit, the conversion result is stored in the ADAOCRn register, and the INTAD signal is generated. If it does not match, the conversion result is stored in the ADAOCRn register, and the INTAD signal is not generated. Conversion is stopped after it has been completed. Figure 13-10. Timing Example of One-Shot Select Mode Operation (When Power-Fail Comparison Is Made: ADA0S Register = 01H) ### (4) One-shot scan mode In this mode, the results of converting the voltages of the analog input pins sequentially selected from the ANI0 pin to the pin specified by the ADA0S register are stored, and the set value of the ADA0CR0H register of channel 0 is compared with the set value of the ADA0PFT register. If the result of power-fail comparison matches the condition set by the ADA0PFC bit, the conversion result is stored in the ADA0CR0 register and the INTAD signal is generated. If it does not match, the conversion result is stored in the ADA0CR0 register, and the INTAD0 signal is not generated. After the result of the first conversion has been stored in the ADA0CR0 register, the results of converting the signals on the analog input pins specified by the ADA0S register are sequentially stored. The conversion is stopped after it has been completed. Figure 13-11. Timing Example of One-Shot Scan Mode Operation (When Power-Fail Comparison Is Made: ADAOS Register = 03H) #### 13.6 Cautions #### (1) When A/D converter is not used When the A/D converter is not used, the power consumption can be reduced by clearing the ADA0M0.ADA0CE bit to 0. ### (2) Input range of ANI0 to ANI7 pins Input the voltage within the specified range to the ANI0 to ANI7 pins. If a voltage equal to or higher than AV<sub>REF0</sub> or equal to or lower than AVss (even within the range of the absolute maximum ratings) is input to any of these pins, the conversion value of that channel is undefined, and the conversion value of the other channels may also be affected. ## (3) Countermeasures against noise To maintain the 10-bit resolution, the ANI0 to ANI7 pins must be effectively protected from noise. The influence of noise increases as the output impedance of the analog input source becomes higher. To lower the noise, connecting an external capacitor as shown in Figure 13-12 is recommended. Figure 13-12. Processing of Analog Input Pin ## (4) Alternate I/O The analog input pins (ANI0 to ANI7) function alternately as port pins. When selecting one of the ANI0 to ANI7 pins to execute A/D conversion, do not execute an instruction to read an input port or write to an output port during conversion as the conversion resolution may drop. Also the conversion resolution may drop at the pins set as output port pins during A/D conversion if the output current fluctuates due to the effect of the external circuit connected to the port pins. If a digital pulse is applied to a pin adjacent to the pin whose input signal is being converted, the A/D conversion value may not be as expected due to the influence of coupling noise. Therefore, do not apply a pulse to a pin adjacent to the pin undergoing A/D conversion. #### (5) Interrupt request flag (ADIF) The interrupt request flag (ADIF) is not cleared even if the contents of the ADAOS register are changed. If the analog input pin is changed during A/D conversion, therefore, the result of converting the previously selected analog input signal may be stored and the conversion end interrupt request flag may be set immediately before the ADAOS register is rewritten. If the ADIF flag is read immediately after the ADAOS register is rewritten, the ADIF flag may be set even though the A/D conversion of the newly selected analog input pin has not been completed. When A/D conversion is stopped, clear the ADIF flag before resuming conversion. Figure 13-13. Generation Timing of A/D Conversion End Interrupt Request ### (6) Internal equivalent circuit The following shows the equivalent circuit of the analog input block. Figure 13-14. Internal Equivalent Circuit of ANIn Pin #### (7) AVREFO pin - (a) The AVREFO pin is used as the power supply pin of the A/D converter and also supplies power to the alternatefunction ports. In an application where a backup power supply is used, be sure to supply the same voltage as VDD to the AVREFO pin as shown in Figure 13-15. - (b) The AVREFO pin is also used as the reference voltage pin of the A/D converter. If the source supplying power to the AVREFO pin has a high impedance or if the power supply has a low current supply capability, the reference voltage may fluctuate due to the current that flows during conversion (especially, immediately after the conversion operation enable bit ADAOCE has been set to 1). As a result, the conversion accuracy may drop. To avoid this, it is recommended to connect a capacitor across the AVREFO and AVss pins to suppress the reference voltage fluctuation as shown in Figure 13-15. - (c) If the source supplying power to the AVREFO pin has a high DC resistance (for example, because of insertion of a diode), the voltage when conversion is enabled may be lower than the voltage when conversion is stopped, because of a voltage drop caused by the A/D conversion current. Figure 13-15. AVREFO Pin Processing Example ## (8) Reading ADA0CRn register When the ADA0M0 to ADA0M2, ADA0S, ADA0PFM, or ADA0PFT register is written, the contents of the ADA0CRn register may be undefined. Read the conversion result after completion of conversion and before writing to the ADA0M0 to ADA0M2, ADA0S, ADA0PFM, or ADA0PFT register. Also, when an external/timer trigger is acknowledged, the contents of the ADA0CRn register may be undefined. Read the conversion result after completion of conversion and before the next external/timer trigger is acknowledged. The correct conversion result may not be read at a timing different from the above. #### (9) Standby mode Because the A/D converter stops operating in the STOP mode, conversion results are invalid, so power consumption can be reduced. Operations are resumed after the STOP mode is released, but the A/D conversion results after the STOP mode is released are invalid. When using the A/D converter after the STOP mode is released, before setting the STOP mode or releasing the STOP mode, clear the ADA0M0.ADA0CE bit to 0 then set the ADA0CE bit to 1 after releasing the STOP mode. In the IDLE1, IDLE2, or subclock operation mode, operation continues. To lower the power consumption, therefore, clear the ADA0M0.ADA0CE bit to 0. In the IDLE1 and IDLE2 modes, since the analog input voltage value cannot be retained, the A/D conversion results after the IDLE1 and IDLE2 modes are released are invalid. The results of conversions before the IDLE1 and IDLE2 modes were set are valid. #### (10) High-speed conversion mode In the high-speed conversion mode, rewriting of the ADA0M0, ADA0M2, ADA0S, ADA0PFM, and ADA0PFT registers and trigger input during the stabilization time are prohibited. #### (11) A/D conversion time A/D conversion time is the total time of stabilization time, conversion time, wait time, and trigger response time (for details of these times, refer to Table 13-2 Conversion Time Selection in Normal Conversion Mode (ADA0HS1 Bit = 0) and Table 13-3 Conversion Time Selection in High-Speed Conversion Mode (ADA0HS1 Bit = 1)). During A/D conversion in the normal conversion mode, if the ADA0M0, ADA0M2, ADA0S, ADA0PFM, and ADA0PFT registers are written or a trigger is input, reconversion is carried out. However, if the stabilization time end timing conflicts with the writing to these registers, or if the stabilization time end timing conflicts with the trigger input, the stabilization time of 64 clocks is reinserted. If a conflict occurs again with the reinserted stabilization time end timing, the stabilization time is reinserted. Therefore do not set the trigger input interval and control register write interval to 64 clocks or below. ## (12) Variation of A/D conversion results The results of the A/D conversion may vary depending on the fluctuation of the supply voltage, or may be affected by noise. To reduce the variation, take counteractive measures with the program such as averaging the A/D conversion results. #### (13) A/D conversion result hysteresis characteristics The successive comparison type A/D converter holds the analog input voltage in the internal sample & hold capacitor and then performs A/D conversion. After the A/D conversion has finished, the analog input voltage remains in the internal sample & hold capacitor. As a result, the following phenomena may occur. - When the same channel is used for A/D conversions, if the voltage is higher or lower than the previous A/D conversion, then hysteresis characteristics may appear where the conversion result is affected by the previous value. Thus, even if the conversion is performed at the same potential, the result may vary. - When switching the analog input channel, hysteresis characteristics may appear where the conversion result is affected by the previous channel value. This is because one A/D converter is used for the A/D conversions. Thus, even if the conversion is performed at the same potential, the result may vary. #### 13.7 How to Read A/D Converter Characteristics Table This section describes the terms related to the A/D converter. #### (1) Resolution The minimum analog input voltage that can be recognized, i.e., the ratio of an analog input voltage to 1 bit of digital output is called 1 LSB (least significant bit). The ratio of 1 LSB to the full scale is expressed as %FSR (full-scale range). %FSR is the ratio of a range of convertible analog input voltages expressed as a percentage, and can be expressed as follows, independently of the resolution. 1%FSR = (Maximum value of convertible analog input voltage – Minimum value of convertible analog input voltage)/100 $= (AV_{REF0} - 0)/100$ = AVREF0/100 When the resolution is 10 bits, 1 LSB is as follows: 1 LSB = $$1/2^{10}$$ = $1/1,024$ = $0.098\%$ FSR The accuracy is determined by the overall error, independently of the resolution. #### (2) Overall error This is the maximum value of the difference between an actually measured value and a theoretical value. It is a total of zero-scale error, full-scale error, linearity error, and a combination of these errors. The overall error in the characteristics table does not include the quantization error. Figure 13-16. Overall Error #### (3) Quantization error This is an error of $\pm 1/2$ LSB that inevitably occurs when an analog value is converted into a digital value. Because the A/D converter converts analog input voltages in a range of $\pm 1/2$ LSB into the same digital codes, a quantization error is unavoidable. This error is not included in the overall error, zero-scale error, full-scale error, integral linearity error, or differential linearity error in the characteristics table. Figure 13-17. Quantization Error ### (4) Zero-scale error This is the difference between the actually measured analog input voltage and its theoretical value when the digital output changes from 0...000 to 0...001 (1/2 LSB). Figure 13-18. Zero-Scale Error ### (5) Full-scale error This is the difference between the actually measured analog input voltage and its theoretical value when the digital output changes from 1...110 to 1...111 (full scale – 3/2 LSB). Figure 13-19. Full-Scale Error ### (6) Differential linearity error Ideally, the width to output a specific code is 1 LSB. This error indicates the difference between the actually measured value and its theoretical value when a specific code is output. This indicates the basic characteristics of the A/D conversion when the voltage applied to the analog input pins of the same channel is consistently increased bit by bit from AVss to AVREFO. When the input voltage is increased or decreased, or when two or more channels are used, see **13.7 (2) Overall error**. Figure 13-20. Differential Linearity Error ## (7) Integral linearity error This error indicates the extent to which the conversion characteristics differ from the ideal linear relationship. It indicates the maximum value of the difference between the actually measured value and its theoretical value where the zero-scale error and full-scale error are 0. Figure 13-21. Integral Linearity Error ## (8) Conversion time This is the time required to obtain a digital output after each trigger has been generated. The conversion time in the characteristics table includes the sampling time. ## (9) Sampling time This is the time for which the analog switch is ON to load an analog voltage to the sample & hold circuit. ## **CHAPTER 14 D/A CONVERTER** #### 14.1 Functions The D/A converter has the following functions. - O 8-bit resolution × 1 channel (DA0CS0) - O R-2R ladder method - O Settling time: 3 $\mu$ s max. (when AV<sub>REF1</sub> is 2.7 to 3.6 V and external load is 20 pF) - O Analog output voltage: AVREF1 × m/256 (m = 0 to 255; value set to DA0CS0 register) - O Operation modes: Normal mode, real-time output mode ## 14.2 Configuration The D/A converter configuration is shown below. Figure 14-1. Block Diagram of D/A Converter The D/A converter includes the following hardware. Table 14-1. Configuration of D/A Converter | Item | Configuration | |-------------------|-------------------------------------------------------------------------------------| | Control registers | D/A converter mode register (DA0M) D/A conversion value setting register 0 (DA0CS0) | ## 14.3 Registers The registers that control the D/A converter are as follows. - D/A converter mode register (DA0M) - D/A conversion value setting register 0 (DA0CS0) ## (1) D/A converter mode register (DA0M) The DA0M register controls the operation of the D/A converter. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | After reset: 00H | | R/W | Address: F | FFFF282H | ł | | | | |------------------|---|-----|------------|----------|---|---|---|--------| | | 7 | 6 | 5 | <4> | 3 | 2 | 1 | 0 | | DA0M | 0 | 0 | 0 | DA0CE0 | 0 | 0 | 0 | DA0MD0 | | DA0CE0 | Control of D/A converter operation enable/disable | | | | |--------|---------------------------------------------------|--|--|--| | 0 | Disables operation | | | | | 1 | Enables operation | | | | | DA0MD0 | Selection of D/A converter operation mode | | |--------|-------------------------------------------|--| | 0 | Normal mode | | | 1 | Real-time output mode <sup>Note</sup> | | **Note** The output trigger in the real-time output mode (DA0MD0 bit = 1) is as follows. • INTTP2CC0 signal (see CHAPTER 7 16-BIT TIMER/EVENT COUNTER P (TMP)) Caution Be sure to set bits 7 to 5 and 3 to 1 to "0". ## (2) D/A conversion value setting register 0 (DA0CS0) The DA0CS0 register sets the analog voltage value output to the ANO0 pin. This register can be read or written in 8-bit units. Reset sets this register to 00H. Caution In the real-time output mode (DA0M.DA0MD0 bit = 1), set the DA0CS0 register before the INTTP2CC0 signal is generated. D/A conversion starts when the INTTP2CC0 signal is generated. #### 14.4 Operation ## 14.4.1 Operation in normal mode D/A conversion is performed using a write operation to the DA0CS0 register as the trigger. The setting method is described below. - <1> Set the DA0M.DA0MD0 bit to 0 (normal mode). - <2> Set the analog voltage value to be output to the ANO0 pin to the DA0CS0 register. - Steps <1> and <2> above constitute the initial settings. - <3> Set the DA0M.DA0CE0 bit to 1 (D/A conversion enable). - D/A conversion starts when this setting is performed. - <4> To perform subsequent D/A conversions, write to the DA0CS0 register. The previous D/A conversion result is held until the next D/A conversion is performed. Remark For the alternate-function pin settings, see Table 4-15 Settings When Port Pins Are Used for Alternate Functions. ### 14.4.2 Operation in real-time output mode D/A conversion is performed using an interrupt request signal (INTTP2CC0) of TMP2 as a trigger. The setting method is described below. - <1> Set the DA0M.DA0MD0 bit to 1 (real-time output mode). - <2> Set the analog voltage value to be output to the ANO0 pin to the DA0CS0 register. - <3> Set the DA0M.DA0CE0 bit to 1 (D/A conversion enable). Steps <1> to <3> above constitute the initial settings. - <4> Operate TMP2. - <5> D/A conversion starts when the INTTP2CC0 signal is generated. - <6> After that, the value set in the DA0CS0 register is output every time the INTTP2CC0 signal is generated. - Remarks 1. The output value of the ANO0 pin up to <5> above is undefined. - For the output values of the ANO0 pin in the HALT, IDLE1, IDLE2 and STOP modes, see CHAPTER 21 STANDBY FUNCTION. - For the alternate-function pin settings, see Table 4-15 Settings When Port Pins Are Used for Alternate Functions. #### 14.4.3 Cautions Observe the following cautions when using the D/A converter of the V850ES/JF3-L. - (1) Do not change the set value of the DA0CS0 register while the trigger signal is being issued in the real-time output mode. - (2) Before changing the operation mode, be sure to clear the DA0M.DA0CE0 bit to 0. - (3) Make sure that AVREF0 = VDD = AVREF1 = 2.7 to 3.6 V. If this range is exceeded, the operation is not guaranteed. - (4) Apply power to AVREF1 at the same timing as AVREF0. - (5) No current can be output from the ANO0 pin because the output impedance of the D/A converter is high. When connecting a resistor of 2 M $\Omega$ or less, insert a JFET input operational amplifier between the resistor and the ANO0 pin. Figure 14-2. External Pin Connection Example - (6) Because the D/A converter stops operation in the STOP mode, the ANO0 pin goes into a high-impedance state, and the power consumption can be reduced. - However, the pin status is kept in the IDLE1, IDLE2, or subclock operation mode. To reduce the power consumption, therefore, clear the DA0M.DA0CE0 bit to 0. # CHAPTER 15 ASYNCHRONOUS SERIAL INTERFACE A (UARTA) ## 15.1 Mode Switching of UARTA2 and I<sup>2</sup>C00 In the V850ES/JF3-L, UARTA2 and I<sup>2</sup>C00 are alternate functions of the same pin and therefore cannot be used simultaneously. Set UARTA2 in advance, using the PMC3 and PFC3 registers, before use. Caution The transmit/receive operation of UARTA2 and I<sup>2</sup>C00 is not guaranteed if these functions are switched during transmission or reception. Be sure to disable the one that is not used. Figure 15-1. UARTA2 and I<sup>2</sup>C00 Mode Switch Settings | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------|-----------|-------|------------------------|----------|------------|----------|---------|---------| | РМС3 | 0 | 0 | 0 | 0 | 0 | 0 | PMC39 | PMC38 | | | 7 | | - | 4 | 2 | 2 | | 0 | | | 7 | 6 | 5<br>PMC35 | PMC34 | 3<br>PMC33 | PMC32 | PMC31 | PMC30 | | | | | 1 10000 | 1 101004 | 1 10000 | 1 101002 | 1 10001 | 1 10000 | | After res | et: 0000H | R/W | Address: | FFFFF46 | 6H, FFFFF | 467H | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PFC3 | 0 | 0 | 0 | 0 | 0 | 0 | PFC39 | PFC38 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | PFC35 | PFC34 | PFC33 | PFC32 | 0 | 0 | | | PMC3n | PFC3n | | | Operatio | n mode | | | | | 0 | × | Port I/O m | ode | | | | | | | 1 | 0 | UARTA2 r | node | | | | | | | 1 | 1 | I <sup>2</sup> C00 mod | le | | | | | | | | | 8, 9<br>don't care | | | | | | #### 15.2 Features O Transfer rate: 300 bps to 625 kbps (using internal system clock of 20 MHz and dedicated baud rate generator) O Full-duplex communication: Internal UARTAn receive data register (UAnRX) Internal UARTAn transmit data register (UAnTX) O 2-pin configuration: TXDAn: Transmit data output pin RXDAn: Receive data input pin O Reception error output function · Parity error · Framing error • Overrun error O Interrupt sources: 2 • Reception complete interrupt (INTUAnR): This interrupt occurs upon transfer of receive data from the receive shift register to receive data register after serial transfer completion, in the reception enabled status. • Transmission enable interrupt (INTUAnT): This interrupt occurs upon transfer of transmit data from the transmit data register to the transmit shift register in the transmission enabled status. O Character length: 7, 8 bits O Parity function: Odd, even, 0, none O Transmission stop bit: 1, 2 bits O On-chip dedicated baud rate generator O MSB-/LSB-first transfer selectable O Transmit/receive data inverted input/output possible O SBF (Sync Break Field) transmission/reception in the LIN (Local Interconnect Network) communication format • 13 to 20 bits selectable for the SBF transmission • Recognition of 11 bits or more possible for SBF reception · SBF reception flag provided **Remark** n = 0 to 2 ## 15.3 Configuration The block diagram of the UARTAn is shown below. Internal bus INTUAnT INTUAnR -Transmission Reception unit **UAnRX** UAnTX unit Receive Transmit Reception Fransmission shift register shift register controller controller Filter Baud rate Baud rate Selector -⊚TXDAn generator generator ⊸RXDAn Selector fxx to fxx/210 selector ASCKA0<sup>N</sup> UAnCTL1 UAnCTL0 **UAnSTR** UAnOPT0 UAnCTL2 Internal bus Note UARTA0 only **Remarks 1.** n = 0 to 2 2. For the configuration of the baud rate generator, see Figure 15-14. Figure 15-2. Block Diagram of Asynchronous Serial Interface An $\label{lem:uardware} \textbf{UARTAn includes the following hardware}.$ Table 15-1. Configuration of UARTAn | Item | Configuration | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Registers | UARTAn control register 0 (UAnCTL0) UARTAn control register 1 (UAnCTL1) UARTAn control register 2 (UAnCTL2) UARTAn option control register 0 (UAnOPT0) UARTAn status register (UAnSTR) UARTAn receive shift register UARTAn receive data register (UAnRX) | | | UARTAn transmit shift register UARTAn transmit data register (UAnTX) | ## (1) UARTAn control register 0 (UAnCTL0) The UAnCTL0 register is an 8-bit register used to specify the UARTAn operation. #### (2) UARTAn control register 1 (UAnCTL1) The UAnCTL1 register is an 8-bit register used to select the input clock for the UARTAn. #### (3) UARTAn control register 2 (UAnCTL2) The UAnCTL2 register is an 8-bit register used to control the baud rate for the UARTAn. #### (4) UARTAn option control register 0 (UAnOPT0) The UAnOPT0 register is an 8-bit register used to control serial transfer for the UARTAn. ## (5) UARTAn status register (UAnSTR) The UAnSTRn register consists of flags indicating the error contents when a reception error occurs. Each one of the reception error flags is set (to 1) upon occurrence of a reception error. ### (6) UARTAn receive shift register This is a shift register used to convert the serial data input to the RXDAn pin into parallel data. Upon reception of 1 byte of data and detection of the stop bit, the receive data is transferred to the UAnRX register. This register cannot be manipulated directly. #### (7) UARTAn receive data register (UAnRX) The UAnRX register is an 8-bit register that holds receive data. When 7 characters are received, 0 is stored in the highest bit (when data is received LSB first). In the reception enabled status, receive data is transferred from the UARTAn receive shift register to the UARX register in synchronization with the completion of shift-in processing of 1 frame. Transfer to the UAnRX register also causes the reception complete interrupt request signal (INTUAnR) to be output. ### (8) UARTAn transmit shift register The transmit shift register is a shift register used to convert the parallel data transferred from the UAnTX register into serial data. When 1 byte of data is transferred from the UAnTX register, the shift register data is output from the TXDAn pin. This register cannot be manipulated directly. ## (9) UARTAn transmit data register (UAnTX) The UAnTX register is an 8-bit transmit data buffer. Transmission starts when transmit data is written to the UAnTX register. When data can be written to the UAnTX register (when data of one frame is transferred from the UAnTX register to the UARTAn transmit shift register), the transmission enable interrupt request signal (INTUANT) is generated. ## 15.4 Registers ## (1) UARTAn control register 0 (UAnCTL0) The UAnCTL0 register is an 8-bit register that controls the UARTAn serial transfer operation. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 10H. (1/2) After reset: 10H R/W Address: UA0CTL0 FFFFA00H, UA1CTL0 FFFFA10H, UA2CTL0 FFFFA20H UAnCTL0 (n = 0 to 2) | <7> | <6> | <5> | <4> | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|-------|-------| | UAnPWR | UAnTXE | UAnRXE | UAnDIR | UAnPS1 | UAnPS0 | UAnCL | UAnSL | | UAnPWR | WR UARTAn operation control | | | | | |---------------------------|--------------------------------------------------------|--|--|--|--| | 0 | Disable UARTAn operation (UARTAn reset asynchronously) | | | | | | 1 Enable UARTAn operation | | | | | | | | | | | | | The UARTAn operation is controlled by the UAnPWR bit. The TXDAn pin output is fixed to high level by clearing the UAnPWR bit to 0 (fixed to low level if UAnOPT0.UAnTDL bit = 1). | UAnTXE | Transmission operation enable | | | | |--------|---------------------------------|--|--|--| | 0 | Disable transmission operation | | | | | 1 | 1 Enable transmission operation | | | | - To start transmission, set the UAnPWR bit to 1 and then set the UAnTXE bit to 1. To stop, transmission clear the UAnTXE bit to 0 and then UAnPWR bit to 0. - To initialize the transmission unit, clear the UAnTXE bit to 0, wait for two cycles of the base clock, and then set the UAnTXE bit to 1 again. Otherwise, initialization may not be executed (for the base clock, see 15.7 (1) (a) Base clock). | UAnRXE | Reception operation enable | | | | |--------|-----------------------------|--|--|--| | 0 | Disable reception operation | | | | | 1 | Enable reception operation | | | | - To start reception, set the UAnPWR bit to 1 and then set the UAnRXE bit to 1. To stop reception, clear the UAnRXE bit to 0 and then UAnPWR bit to 0. - To initialize the reception unit, clear the UAnRXE bit to 0, wait for two periods of the base clock, and then set the UAnRXE bit to 1 again. Otherwise, initialization may not be executed (for the base clock, see 15.7 (1) (a) Base clock). (2/2) | UAnDIR | Transfer direction selection | |--------|------------------------------| | 0 | MSB-first transfer | | 1 | LSB-first transfer | - This register can be rewritten only when the UAnPWR bit = 0 or the UAnTXE bit = the UAnRXE bit = 0. - When transmission and reception are performed in the LIN format, set the UAnDIR bit to 1. | UAnPS1 | UAnPS0 | Parity selection during transmission | Parity selection during reception | |--------|--------|--------------------------------------|-----------------------------------| | 0 | 0 | No parity output | Reception with no parity | | 0 | 1 | 0 parity output | Reception with 0 parity | | 1 | 0 | Odd parity output | Odd parity check | | 1 | 1 | Even parity output | Even parity check | - This register is rewritten only when the UAnPWR bit = 0 or the UAnTXE bit = the UAnRXE bit = 0. - If "Reception with 0 parity" is selected during reception, a parity check is not performed. Therefore, the UAnSTR.UAnPE bit is not set. - When transmission and reception are performed in the LIN format, clear the UAnPS1 and UAnPS0 bits to 00. | UAnCL | Specification of data character length of 1 frame of transmit/receive data | |-------|----------------------------------------------------------------------------| | 0 | 7 bits | | 1 | 8 bits | - This register can be rewritten only when the UAnPWR bit = 0 or the UAnTXE bit = the UAnRXE bit = 0. - When transmission and reception are performed in the LIN format, set the UAnCL bit to 1. | UAnSL | Specification of length of stop bit for transmit data | |-------|-------------------------------------------------------| | 0 | 1 bit | | 1 | 2 bits | This register can be rewritten only when the UAnPWR bit = 0 or the UAnTXE bit = the UAnRXE bit = 0. Remark For details of parity, see 15.6.9 Parity types and operations. ## (2) UARTAn control register 1 (UAnCTL1) For details, see 15.7 (2) UARTAn control register 1 (UAnCTL1). # (3) UARTAn control register 2 (UAnCTL2) For details, see 15.7 (3) UARTAn control register 2 (UAnCTL2). ## (4) UARTAn option control register 0 (UAnOPT0) The UAnOPT0 register is an 8-bit register that controls the serial transfer operation of the UARTAn register. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 14H. (1/2) After reset: 14H R/W Address: UA00PT0 FFFFA03H, UA10PT0 FFFFA13H, UA20PT0 FFFFA23H <7> 6 5 4 3 2 1 0 UAn0PT0 UAnSRF UAnSRT UAnSTT UANSLS2 UANSLS1 UANSLS0 UANTDL UANRDL (n = 0 to 2) | UAnSRF | SBF reception flag | | | |--------|------------------------------------------------------------------------------------------------------|--|--| | 0 | When the UAnCTL0.UAnPWR bit = UAnCTL0.UAnRXE bit = 0 are set. Also upon normal end of SBF reception. | | | | 1 | During SBF reception | | | - SBF (Sync Brake Field) reception is judged during LIN communication. - The UAnSRF bit is held at 1 when an SBF reception error occurs, and then SBF reception is started again. - The UAnSRF bit is a read-only bit. | UAnSRT | SBF reception trigger | |--------|-----------------------| | 0 | <del>-</del> | | 1 | SBF reception trigger | - This is the SBF reception trigger bit during LIN communication, and when read, "0" is always read. For SBF reception, set the UAnSRT bit (to 1) to enable SBF reception. - ullet Set the UAnSRT bit after setting the UAnPWR bit = UAnRXE bit = 1. | UAnSTT | SBF transmission trigger | |--------|--------------------------| | 0 | - | | 1 | SBF transmission trigger | This is the SBF transmission trigger bit during LIN communication, and when read, "0" is always read. Caution Do not set the UAnSRT and UAnSTT bits (to 1) during SBF reception (UAnSRF bit = 1). <sup>•</sup> Set the UAnSTT bit after setting the UAnPWR bit = UAnTXE bit = 1. (2/2) | UAnSLS2 | UAnSLS1 | UAnSLS0 | SBF transmit length selection | |---------|---------|---------|-------------------------------| | 1 | 0 | 1 | 13-bit output (reset value) | | 1 | 1 | 0 | 14-bit output | | 1 | 1 | 1 | 15-bit output | | 0 | 0 | 0 | 16-bit output | | 0 | 0 | 1 | 17-bit output | | 0 | 1 | 0 | 18-bit output | | 0 | 1 | 1 | 19-bit output | | 1 | 0 | 0 | 20-bit output | This register can be set when the UAnPWR bit = 0 or when the UAnTXE bit = 0. | UAnTDL | Transmit data level bit | | | | |--------------------------------------------------------------------------|----------------------------------|--|--|--| | 0 | Normal output of transfer data | | | | | 1 | Inverted output of transfer data | | | | | • The output level of the TXDAn nin can be inverted using the HAnTDL hit | | | | | The output level of the TXDAn pin can be inverted using the UAnTDL bit. This register can be set when the UAnPWR bit = 0 or when the UAnTXE bit = 0. | UAnRDL | Receive data level bit | | | | |--------|---------------------------------|--|--|--| | 0 | Normal input of transfer data | | | | | 1 | Inverted input of transfer data | | | | <sup>•</sup> The input level of the RXDAn pin can be inverted using the UAnRDL bit. #### (5) UARTAn status register (UAnSTR) The UAnSTR register is an 8-bit register that displays the UARTAn transfer status and reception error contents. This register can be read or written in 8-bit or 1-bit units, but the UAnTSF bit is a read-only bit, while the UAnPE, UAnFE, and UAnOVE bits can both be read and written. However, these bits can only be cleared by writing 0; they cannot be set by writing 1 (even if 1 is written to them, the value is retained). The initialization conditions are shown below. | Register/Bit | Initialization Conditions | |---------------------------|----------------------------------------------------| | UAnSTR register | <ul><li>Reset</li><li>UAnCTL0.UAnPWR = 0</li></ul> | | UAnTSF bit | • UAnCTL0.UAnTXE = 0 | | UAnPE, UAnFE, UAnOVE bits | 0 write UAnCTL0.UAnRXE = 0 | <sup>•</sup> This register can be set when the UAnPWR bit = 0 or the UAnRXE bit = 0. After reset: 00H R/W Address: UA0STR FFFFA04H, UA1STR FFFFA14H, UA2STR FFFFA24H UAnSTR (n = 0 to 2) | <1> | U | J | 7 | J | \Z/ | <b>\1</b> / | <0> | |--------|---|---|---|---|-------|-------------|--------| | UAnTSF | 0 | 0 | 0 | 0 | UAnPE | UAnFE | UAnOVE | | | | | | | | | | | UAnTSF | Transfer status flag | | | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0 | When the UAnPWR bit = 0 or the UAnTXE bit = 0 has been set. When, following transfer completion, there was no next data transfer from UAnTX register | | | | | 1 | Write to UAnTX register | | | | The UAnTSF bit is always 1 when performing continuous transmission. When initializing the transmission unit, check that the UAnTSF bit = 0 before performing initialization. The transmit data is not guaranteed when initialization is performed while the UAnTSF bit = 1. | UAnPE | Parity error flag | |-------|-------------------------------------------------------------------------------------| | 0 | When the UAnPWR bit = 0 or the UAnRXE bit = 0 has been set. When 0 has been written | | 1 | When parity of data and parity bit do not match during reception. | - The operation of the UAnPE bit is controlled by the settings of the UAnCTL0.UAnPS1 and UAnCTL0.UAnPS0 bits. - The UAnPE bit can be read and written, but it can only be cleared by writing 0 to it, and it cannot be set by writing 1 to it. When 1 is written to this bit, the value is retained. | UAnFE | Framing error flag | |-------|-------------------------------------------------------------------------------------| | 0 | When the UAnPWR bit = 0 or the UAnRXE bit = 0 has been set When 0 has been written | | 1 | When no stop bit is detected during reception | - Only the first bit of the receive data stop bits is checked, regardless of the value of the UAnCTL0.UAnSL bit. - The UAnFE bit can be both read and written, but it can only be cleared by writing 0 to it, and it cannot be set by writing 1 to it. When 1 is written to this bit, the value is retained. | UAnOVE | Overrun error flag | |--------|-----------------------------------------------------------------------------------------------------------------------------------------| | 0 | <ul> <li>When the UAnPWR bit = 0 or the UAnRXE bit = 0 has been set.</li> <li>When 0 has been written</li> </ul> | | 1 | When receive data has been set to the UAnRX register and the next receive operation is completed before that receive data has been read | - When an overrun error occurs, the data is discarded without the next receive data being written to the receive buffer. - The UAnOVE bit can be both read and written, but it can only be cleared by writing 0 to it. When 1 is written to this bit, the value is retained. ## (6) UARTAn receive data register (UAnRX) The UAnRX register is an 8-bit buffer register that stores parallel data converted by the receive shift register. The data stored in the receive shift register is transferred to the UAnRX register upon completion of reception of 1 byte of data. During LSB-first reception when the data length has been specified as 7 bits, the receive data is transferred to bits 6 to 0 of the UAnRX register and the MSB always becomes 0. During MSB-first reception, the receive data is transferred to bits 7 to 1 of the UAnRX register and the LSB always becomes 0. When an overrun error (UAnOVE) occurs, the receive data at this time is not transferred to the UAnRX register and is discarded. This register is read-only, in 8-bit units. In addition to reset input, the UAnRX register can be set to FFH by clearing the UAnCTL0.UAnPWR bit to 0. ## (7) UARTAn transmit data register (UAnTX) The UAnTX register is an 8-bit register used to set transmit data. This register can be read or written in 8-bit units. Reset sets this register to FFH. | 7 6 5 4 3 2 1 0 | After res | set: FFH | R/W | Address: L | JA0TX FFF<br>JA2TX FFF | • | JA1TX FF | FFFA17H, | | |--------------------|-----------|----------|-----|------------|------------------------|---|----------|----------|---| | UANTX (n = 0 to 2) | UAnTX | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### 15.5 Interrupt Request Signals The following two interrupt request signals are generated from UARTAn. - · Reception complete interrupt request signal (INTUAnR) - Transmission enable interrupt request signal (INTUAnT) The default priority for these two interrupt request signals is reception complete interrupt request signal then transmission enable interrupt request signal. Table 15-2. Interrupts and Their Default Priorities | Interrupt | Priority | |---------------------|----------| | Reception complete | High | | Transmission enable | Low | ## (1) Reception complete interrupt request signal (INTUAnR) A reception complete interrupt request signal is output when data is shifted into the receive shift register and transferred to the UAnRX register in the reception enabled status. A reception complete interrupt request signal is also output when a reception error occurs. Therefore, when a reception complete interrupt request signal is acknowledged and the data is read, read the UAnSTR register and check that the reception result is not an error. No reception complete interrupt request signal is generated in the reception disabled status. ## (2) Transmission enable interrupt request signal (INTUAnT) If transmit data is transferred from the UAnTX register to the UARTAn transmit shift register with transmission enabled, the transmission enable interrupt request signal is generated. ## 15.6 Operation ## 15.6.1 Data format Full-duplex serial data reception and transmission is performed. As shown in Figure 15-3, one data frame of transmit/receive data consists of a start bit, character bits, parity bit, and stop bit(s). Specification of the character bit length within 1 data frame, parity selection, specification of the stop bit length, and specification of MSB/LSB-first transfer are performed using the UAnCTL0 register. Moreover, control of UART output/inverted output for the TXDAn bit is performed using the UAnOPT0.UAnTDL bit. - Start bit......1 bit - Character bits ......7 bits/8 bits - Parity bit ......Even parity/odd parity/0 parity/no parity - Stop bit ...... 1 bit/2 bits Figure 15-3. UARTA Transmit/Receive Data Format (a) 8-bit data length, LSB first, even parity, 1 stop bit, transfer data: 55H 1 data frame -Start Parity Stop D3 D4 bit bit (b) 8-bit data length, MSB first, even parity, 1 stop bit, transfer data: 55H ----1 data frame Start Parity Stop D5 D7 D6 D3 bit (c) 8-bit data length, MSB first, even parity, 1 stop bit, transfer data: 55H, TXDAn inversion — 1 data frame — Start Parity Stop D2 D7 D3 D6 D5 D4 D1 D0 bit bit bit (d) 7-bit data length, LSB first, odd parity, 2 stop bits, transfer data: 36H ----- 1 data frame -Stop Start Parity Stop D0 bit bit (e) 8-bit data length, LSB first, no parity, 1 stop bit, transfer data: 87H — 1 data frame -Start Stop ### 15.6.2 SBF transmission/reception format The V850ES/JF3-L has an SBF (Sync Break Field) transmission/reception control function to enable use of the LIN function. **Remark** LIN stands for Local Interconnect Network and is a low-speed (1 to 20 kbps) serial communication protocol intended to aid the cost reduction of an automotive network. LIN communication is single-master communication, and up to 15 slaves can be connected to one master. The LIN slaves are used to control the switches, actuators, and sensors, and these are connected to the LIN master via the LIN network. Normally, the LIN master is connected to a network such as CAN (Controller Area Network). In addition, the LIN bus uses a single-wire method and is connected to the nodes via a transceiver that complies with ISO9141. In the LIN protocol, the master transmits a frame with baud rate information and the slave receives it and corrects the baud rate error. Therefore, communication is possible when the baud rate error in the slave is $\pm 15\%$ or less. Figures 15-4 and 15-5 outline the transmission and reception manipulations of LIN. Figure 15-4. LIN Transmission Manipulation Outline - Notes 1. The interval between each field is controlled by software. - 2. SBF output is performed by hardware. The output width is the bit length set by the UAnOPT0.UAnSBL2 to UAnOPT0.UAnSBL0 bits. If even finer output width adjustments are required, such adjustments can be performed using the UAnCTLn.UAnBRS7 to UAnCTLn.UAnBRS0 bits. - 3. 80H transfer in the 8-bit mode is substituted for the wakeup signal frame. - **4.** A transmission enable interrupt request signal (INTUAnT) is output at the start of each transmission. The INTUAnT signal is also output at the start of each SBF transmission. Figure 15-5. LIN Reception Manipulation Outline - **Notes 1.** The wakeup signal is sent by the pin edge detector, UARTAn is enabled, and the SBF reception mode is set. - 2. The receive operation is performed until detection of the stop bit. Upon detection of SBF reception of 11 or more bits, normal SBF reception end is judged, and an interrupt signal is output. Upon detection of SBF reception of less than 11 bits, an SBF reception error is judged, no interrupt signal is output, and the mode returns to the SBF reception mode. - 3. If SBF reception ends normally, an interrupt request signal is output. The timer is enabled by an SBF reception complete interrupt. Moreover, error detection for the UAnSTR.UAnOVE, UAnSTR.UAnPE, and UAnSTR.UAnFE bits is suppressed and UART communication error detection processing and UARTAn receive shift register and data transfer of the UAnRX register are not performed. The UARTAn receive shift register holds the initial value, FFH. - 4. The RXDAn pin is connected to TI (capture input) of the timer, the transfer rate is calculated, and the baud rate error is calculated. The value of the UAnCTL2 register obtained by correcting the baud rate error after dropping UARTA enable is set again, causing the status to become the reception status. - **5.** Check-sum field distinctions are made by software. UARTAn is initialized following CSF reception, and the processing for setting the SBF reception mode again is performed by software. ## 15.6.3 SBF transmission When the UAnCTL0.UAnPWR bit = UAnCTL0.UAnTXE bit = 1, the transmission enabled status is entered, and SBF transmission is started by setting (to 1) the SBF transmission trigger (UAnOPT0.UAnSTT bit). Thereafter, a low level the width of bits 13 to 20 specified by the UAnOPT0.UAnSLS2 to UAnOPT0.UAnSLS0 bits is output. A transmission enable interrupt request signal (INTUAnT) is generated upon SBF transmission start. Following the end of SBF transmission, the UAnSTT bit is automatically cleared. Thereafter, the UART transmission mode is restored. Transmission is suspended until the data to be transmitted next is written to the UAnTX register, or until the SBF transmission trigger (UAnSTT bit) is set. Figure 15-6. SBF Transmission #### 15.6.4 SBF reception The reception enabled status is achieved by setting the UAnCTL0.UAnPWR bit to 1 and then setting the UAnCTL0.UAnRXE bit to 1. The SBF reception wait status is set by setting the SBF reception trigger (UAnOPT0.UAnSTR bit) to 1. In the SBF reception wait status, similarly to the UART reception wait status, the RXDAn pin is monitored and start bit detection is performed. Following detection of the start bit, reception is started and the internal counter counts up according to the set baud rate. When a stop bit is received, if the SBF width is 11 or more bits, normal processing is judged and a reception complete interrupt request signal (INTUANR) is output. The UANOPTO.UANSRF bit is automatically cleared and SBF reception ends. Error detection for the UANSTR.UANOVE, UANSTR.UANPE, and UANSTR.UANFE bits is suppressed and UART communication error detection processing is not performed. Moreover, data transfer of the UARTAn reception shift register and UANRX register is not performed and FFH, the initial value, is held. If the SBF width is 10 or fewer bits, reception is terminated as error processing without outputting an interrupt, and the SBF reception mode is returned to. The UANSRF bit is not cleared at this time. Cautions 1. If SBF is transmitted during a data reception, a framing error occurs. 2. Do not set the SBF reception trigger bit (UAnSRT) and SBF transmission trigger bit (UAnSTT) to 1 during an SBF reception (UAnSRF = 1). Figure 15-7. SBF Reception interrupt #### 15.6.5 UART transmission A high level is output to the TXDAn pin by setting the UAnCTL0.UAnPWR bit to 1. Next, the transmission enabled status is set by setting the UAnCTL0.UAnTXE bit to 1, and transmission is started by writing transmit data to the UAnTX register. The start bit, parity bit, and stop bit are automatically added. Since the CTS (transmit enable signal) input pin is not provided in UARTAn, use a port to check that reception is enabled at the transmit destination. The data in the UAnTX register is transferred to the UARTAn transmit shift register upon the start of the transmit operation. A transmission enable interrupt request signal (INTUAnT) is generated upon completion of transmission of the data of the UAnTX register to the UARTAn transmit shift register, and thereafter the contents of the UARTAn transmit shift register are output to the TXDAn pin. Write of the next transmit data to the UAnTX register is enabled after the INTUAnT signal is generated. Figure 15-8. UART Transmission #### 15.6.6 Continuous transmission procedure UARTAn can write the next transmit data to the UAnTX register when the UARTAn transmit shift register starts the shift operation. The transmit timing of the UARTAn transmit shift register can be judged from the transmission enable interrupt request signal (INTUAnT). An efficient communication rate is realized by writing the data to be transmitted next to the UAnTX register during transfer. Caution When initializing transmissions during the execution of continuous transmissions, make sure that the UAnSTR.UAnTSF bit is 0, then perform the initialization. Transmit data that is initialized when the UAnTSF bit is 1 cannot be guaranteed. Register settings UAnTX write Occurrence of transmission interrupt? Yes Required number of writes performed? Yes End Figure 15-9. Continuous Transmission Processing Flow Figure 15-10. Continuous Transmission Operation Timing #### 15.6.7 UART reception The reception wait status is set by setting the UAnCTL0.UAnPWR bit to 1 and then setting the UAnCTL0.UAnRXE bit to - 1. In the reception wait status, the RXDAn pin is monitored and start bit detection is performed. - Start bit detection is performed using a two-step detection routine. First the rising edge of the RXDAn pin is detected and sampling is started at the falling edge. The start bit is recognized if the RXDAn pin is low level at the start bit sampling point. After a start bit has been recognized, the receive operation starts, and serial data is saved to the UARTAn receive shift register according to the set baud rate. When the reception complete interrupt request signal (INTUAnR) is output upon reception of the stop bit, the data of the UARTAn receive shift register is written to the UAnRX register. However, if an overrun error (UAnSTR.UAnOVE bit) occurs, the receive data at this time is not written to the UAnRX register and is discarded. Even if a parity error (UAnSTR.UAnPE bit) or a framing error (UAnSTR.UAnFE bit) occurs during reception, reception continues until the reception position of the first stop bit, and INTUAnR is output following reception completion. Figure 15-11. UART Reception - Cautions 1. Be sure to read the UAnRX register even when a reception error occurs. If the UAnRX register is not read, an overrun error occurs during reception of the next data, and reception errors continue occurring indefinitely. - 2. The operation during reception is performed assuming that there is only one stop bit. A second stop bit is ignored. - 3. When reception is completed, read the UAnRX register after the reception complete interrupt request signal (INTUAnR) has been generated, and clear the UAnPWR or UAnRXE bit to 0. If the UAnPWR or UAnRXE bit is cleared to 0 before the INTUAnR signal is generated, the read value of the UAnRX register cannot be guaranteed. - 4. If receive completion processing (INTUAnR signal generation) of UARTAn and the UAnPWR bit = 0 or UAnRXE bit = 0 conflict, the INTUAnR signal may be generated in spite of these being no data stored in the UAnRX register. To complete reception without waiting INTUANR signal generation, be sure to clear (0) the interrupt request flag (UAnRIF) of the UAnRIC register, after setting (1) the interrupt mask flag (UAnRMK) of the interrupt control register (UAnRIC) and then set (1) the UAnPWR bit = 0 or UAnRXE bit = 0. ## 15.6.8 Reception errors Errors during a receive operation are of three types: parity errors, framing errors, and overrun errors. Data reception result error flags are set in the UAnSTR register and a reception complete interrupt request signal (INTUAnR) is output when an error occurs. It is possible to ascertain which error occurred during reception by reading the contents of the UAnSTR register. Clear the reception error flag by writing 0 to it after reading it. #### · Receive data read flow #### · Reception error causes | Error Flag | Reception Error | Cause | |------------|-----------------|---------------------------------------------------------------------------| | UAnPE | Parity error | Received parity bit does not match the setting | | UAnFE | Framing error | Stop bit not detected | | UAnOVE | Overrun error | Reception of next data completed before data was read from receive buffer | When reception errors occur, perform the following procedures depending upon the kind of error. ## · Parity error If false data is received due to problems such as noise in the reception line, discard the received data and retransmit. ## · Framing error A baud rate error may have occurred between the reception side and transmission side or the start bit may have been erroneously detected. Since this is a fatal error for the communication format, check the operation stop in the transmission side, perform initialization processing each other, and then start the communication again. #### Overrun error Since the next reception is completed before reading receive data, 1 frame of data is discarded. If this data was needed, do a retransmission. Caution If a receive error interrupt occurs during continuous reception, read the contents of the UAnSTR register must be read before the next reception is completed, then perform error processing. #### 15.6.9 Parity types and operations # Caution When using the LIN function, fix the UAnPS1 and UAnPS0 bits of the UAnCTL0 register to 00. The parity bit is used to detect bit errors in the communication data. Normally the same parity is used on the transmission side and the reception side. In the case of even parity and odd parity, it is possible to detect odd-count bit errors. In the case of 0 parity and no parity, errors cannot be detected. # (a) Even parity ### (i) During transmission The number of bits whose value is "1" among the transmit data, including the parity bit, is controlled so as to be an even number. The parity bit values are as follows. - Odd number of bits whose value is "1" among transmit data: 1 - Even number of bits whose value is "1" among transmit data: 0 #### (ii) During reception The number of bits whose value is "1" among the reception data, including the parity bit, is counted, and if it is an odd number, a parity error is output. #### (b) Odd parity #### (i) During transmission Opposite to even parity, the number of bits whose value is "1" among the transmit data, including the parity bit, is controlled so that it is an odd number. The parity bit values are as follows. - Odd number of bits whose value is "1" among transmit data: 0 - Even number of bits whose value is "1" among transmit data: 1 ## (ii) During reception The number of bits whose value is "1" among the receive data, including the parity bit, is counted, and if it is an even number, a parity error is output. ### (c) 0 parity During transmission, the parity bit is always made 0, regardless of the transmit data. During reception, parity bit check is not performed. Therefore, no parity error occurs, regardless of whether the parity bit is 0 or 1. #### (d) No parity No parity bit is added to the transmit data. Reception is performed assuming that there is no parity bit. No parity error occurs since there is no parity bit. #### 15.6.10 Receive data noise filter This filter samples the RXDAn pin using the base clock of the prescaler output. When the same sampling value is read twice, the match detector output changes and the RXDAn signal is sampled as the input data. Therefore, data not exceeding 1 clock width is judged to be noise and is not delivered to the internal circuit (see **Figure 15-13**). See **15.7 (1) (a) Base clock** regarding the base clock. Moreover, since the circuit is as shown in Figure 15-12, the processing that goes on within the receive operation is delayed by 3 clocks in relation to the external signal status. Figure 15-12. Noise Filter Circuit Figure 15-13. Timing of RXDAn Signal Judged as Noise <R> #### 15.7 Dedicated Baud Rate Generator The dedicated baud rate generator consists of a source clock selector block and an 8-bit programmable counter, and generates a serial clock during transmission and reception with UARTAn. Regarding the serial clock, a dedicated baud rate generator output can be selected for each channel. There is an 8-bit counter for transmission and another one for reception. ## (1) Baud rate generator configuration Figure 15-14. Configuration of Baud Rate Generator #### (a) Base clock When the UAnCTL0.UAnPWR bit is 1, the clock selected by the UAnCTL1.UAnCKS3 to UAnCTL1.UAnCKS0 bits is supplied to the 8-bit counter. This clock is called the base clock (fuclk). ### (b) Serial clock generation A serial clock can be generated by setting the UAnCTL1 register and the UAnCTL2 register (n = 0 to 2). The base clock is selected by UAnCTL1.UAnCKS3 to UAnCTL1.UAnCKS0 bits. The frequency division value for the 8-bit counter can be set using the UAnCTL2.UAnBRS7 to UAnCTL2.UAnBRS0 bits. ## (2) UARTAn control register 1 (UAnCTL1) The UAnCTL1 register is an 8-bit register that selects the UARTAn base clock. This register can be read or written in 8-bit units. Reset sets this register to 00H. Caution Clear the UAnCTL0.UAnPWR bit to 0 before rewriting the UAnCTL1 register. After reset: 00H R/W Address: UA0CTL1 FFFFA01H, UA1CTL1 FFFFA11H, UA2CTL1 FFFFFA21H UAnCTL1 (n = 0 to 2) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---------|---------|---------|---------| | 0 | 0 | 0 | 0 | UAnCKS3 | UAnCKS2 | UAnCKS1 | UAnCKS0 | | UAnCKS3 | UAnCKS2 | UAnCKS1 | UAnCKS0 | Base clock (fuclk) selection | |---------|-----------|----------|---------|---------------------------------------------| | 0 | 0 | 0 | 0 | fxx | | 0 | 0 | 0 | 1 | fxx/2 | | 0 | 0 | 1 | 0 | fxx/4 | | 0 | 0 | 1 | 1 | fxx/8 | | 0 | 1 | 0 | 0 | fxx/16 | | 0 | 1 | 0 | 1 | fxx/32 | | 0 | 1 | 1 | 0 | fxx/64 | | 0 | 1 | 1 | 1 | fxx/128 | | 1 | 0 | 0 | 0 | fxx/256 | | 1 | 0 | 0 | 1 | fxx/512 | | 1 | 0 | 1 | 0 | fxx/1,024 | | 1 | 0 | 1 | 1 | External clock <sup>Note</sup> (ASCKA0 pin) | | | Other tha | an above | | Setting prohibited | Note Only UARTA0 is valid; setting UARTA1 and UARTA2 is prohibited. Remark fxx: Main clock frequency ### (3) UARTAn control register 2 (UAnCTL2) The UAnCTL2 register is an 8-bit register that selects the baud rate (serial transfer speed) clock of UARTAn. This register can be read or written in 8-bit units. Reset sets this register to FFH. Caution Clear the UAnCTL0.UAnPWR bit to 0 or clear the UAnTXE and UAnRXE bits to 00 before rewriting the UAnCTL2 register. After reset FFH R/W Address: UA0CTL2 FFFFA02H, UA1CTL2 FFFFFA12H, UA2CTL2 FFFFFA22H 7 6 5 4 3 2 1 0 UAnCTL2 UAnBRS7 UAnBRS6 UAnBRS5 UAnBRS4 UAnBRS3 UAnBRS2 UAnBRS1 UAnBRS0 (n = 0 to 2) | _ | Αn | UAn Default | Serial | |----|-----|------|------|------|------|------|------|------|---------|-----------------------| | BR | RS7 | BRS6 | BRS5 | BRS4 | BRS3 | BRS2 | BRS1 | BRS0 | (k) | clock | | | ) | 0 | 0 | 0 | 0 | 0 | × | × | × | Setting<br>prohibited | | | ) | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 4 | fuclk/4 | | | ) | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 5 | fuclk/5 | | | ) | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 6 | fuctk/6 | | | : | : | : | : | : | : | : | : | : | : | | Ŀ | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 252 | fuclk/252 | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 253 | fucuk/253 | | Ŀ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 254 | fuclк/254 | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 | fuclk/255 | Remark fuclk: Clock frequency selected by the UAnCTL1.UAnCKS3 to UAnCTL1.UAnCKS0 bits #### (4) Baud rate The baud rate is obtained by the following equation. Baud rate = $$\frac{\text{fuclk}}{2 \times \text{k}}$$ [bps] When using the internal clock, the equation will be as follows (when using the ASCKA0 pin as clock at UARTA0, calculate using the above equation). Baud rate = $$\frac{fxx}{2^{m+1} \times k}$$ [bps] Remark | fuclk = Frequency of base clock selected by the UAnCTL1.UAnCKS3 to UAnCTL1.UAnCKS0 bits fxx: Main clock frequency m = Value set using the UAnCTL1.UAnCKS3 to UAnCTL1.UAnCKS0 bits (m = 0 to 10) k = Value set using the UAnCTL2.UAnBRS7 to UAnCTL2.UAnBRS0 bits (k = 4 to 255) The baud rate error is obtained by the following equation. Error (%) = $$\left(\frac{\text{Actual baud rate (baud rate with error)}}{\text{Target baud rate (correct baud rate)}} - 1\right) \times 100 \, [\%]$$ = $\left(\frac{\text{fuclk}}{2 \times \text{k} \times \text{Target baud rate}} - 1\right) \times 100 \, [\%]$ When using the internal clock, the equation will be as follows (when using the ASCKA0 pin as clock at UARTA0, calculate the baud rate error using the above equation). Error (%) = $$\left( \frac{fxx}{2^{m+1} \times k \times Target baud rate} - 1 \right) \times 100 [\%]$$ - Cautions 1. The baud rate error during transmission must be within the error tolerance on the receiving side. - 2. The baud rate error during reception must satisfy the range indicated in (5) Allowable baud rate range during reception. To set the baud rate, perform the following calculation for setting the UAnCTL1 and UAnCTL2 registers (when using internal clock). - <1> Set k to $fxx/(2 \times target baud rate)$ and m to 0. - <2> If k is 256 or greater ( $k \ge 256$ ), reduce k to half (k/2) and increment m by 1 (m + 1). - <3> Repeat Step <2> until k becomes less than 256 (k < 256). - <4> Round off the first decimal point of k to the nearest whole number. If k becomes 256 after round-off, perform Step <2> again to set k to 128. - <5> Set the value of m to UAnCTL1 register and the value of k to the UAnCTL2 register. ``` Example: When fxx = 20 MHz and target baud rate = 153,600 bps <1> k = 20,000,000/(2 \times 153,600) = 65.10..., m = 0 <2>, <3> k = 65.10... < 256, m = 0 <4> Set value of UAnCTL2 register: k = 65 = 41H, set value of UAnCTL1 register: m = 0 Actual baud rate = 20,000,000/(2 × 65) = 153,846 [bps] Baud rate error = \{20,000,000/(2 \times 65 \times 153,600) - 1\} \times 100 = 0.160 [%] ``` The representative examples of baud rate settings are shown below. Table 15-3. Baud Rate Generator Setting Data | Baud Rate | fx | ∝ = 20 MH | lz | f› | x = 16 MH | lz | fx | x = 10 MH | z | |-----------|---------|-----------|---------|---------|-----------|---------|---------|-----------|---------| | (bps) | UAnCTL1 | UAnCTL2 | ERR (%) | UAnCTL1 | UAnCTL2 | ERR (%) | UAnCTL1 | UAnCTL2 | ERR (%) | | 300 | 08H | 82H | 0.16 | 07H | D0H | 0.16 | 07H | 82H | 0.16 | | 600 | 07H | 82H | 0.16 | 06H | D0H | 0.16 | 06H | 82H | 0.16 | | 1,200 | 06H | 82H | 0.16 | 05H | D0H | 0.16 | 05H | 82H | 0.16 | | 2,400 | 05H | 82H | 0.16 | 04H | D0H | 0.16 | 04H | 82H | 0.16 | | 4,800 | 04H | 82H | 0.16 | 03H | D0H | 0.16 | 03H | 82H | 0.16 | | 9,600 | 03H | 82H | 0.16 | 02H | D0H | 0.16 | 02H | 82H | 0.16 | | 19,200 | 02H | 82H | 0.16 | 01H | D0H | 0.16 | 01H | 82H | 0.16 | | 31,250 | 01H | A0H | 0 | 01H | 80H | 0 | 00H | A0H | 0 | | 38,400 | 01H | 82H | 0.16 | 00H | D0H | 0.16 | 00H | 82H | 0.16 | | 76,800 | 00H | 82H | 0.16 | 00H | 68H | 0.16 | 00H | 41H | 0.16 | | 153,600 | 00H | 41H | 0.16 | 00H | 34H | 0.16 | 00H | 21H | -1.36 | | 312,500 | 00H | 20H | 0 | 00H | 1AH | -1.54 | 00H | 10H | 0 | | 625,000 | 00H | 10H | 0 | 00H | 0DH | -1.54 | 00H | 08H | 0 | Remark fxx: Main clock frequency ERR: Baud rate error (%) ### (5) Allowable baud rate range during reception The baud rate error range at the destination that is allowable during reception is shown below. Caution The baud rate error during reception must be set within the allowable error range using the following equation. Figure 15-15. Allowable Baud Rate Range During Reception As shown in Figure 15-15, the receive data latch timing is determined by the counter set using the UAnCTL2 register following start bit detection. The transmit data can be normally received if up to the last data (stop bit) can be received in time for this latch timing. When this is applied to 11-bit reception, the following is the theoretical result. $$FL = (Brate)^{-1}$$ Brate: UARTAn baud rate (n = 0 to 2) k: Setting value of UAnCTL2.UAnBRS7 to UAnCTL2.UAnBRS0 bits (n = 0 to 2) FL: 1-bit data length Latch timing margin: 2 clocks Minimum allowable transfer rate: FLmin = $$11 \times FL - \frac{k-2}{2k} \times FL = \frac{21k+2}{2k} FL$$ Therefore, the maximum baud rate that can be received by the destination is as follows. BRmax = $$(FLmin/11)^{-1} = \frac{22k}{21k + 2}$$ Brate Similarly, obtaining the following maximum allowable transfer rate yields the following. $$\frac{10}{11} \times FLmax = 11 \times FL - \frac{k+2}{2 \times k} \times FL = \frac{21k-2}{2 \times k} FL$$ $$FLmax = \frac{21k - 2}{20 \text{ k}} FL \times 11$$ Therefore, the minimum baud rate that can be received by the destination is as follows. BRmin = $$(FLmax/11)^{-1} = \frac{20k}{21k - 2}$$ Brate Obtaining the allowable baud rate error for UARTAn and the destination from the above-described equations for obtaining the minimum and maximum baud rate values yields the following. Table 15-4. Maximum/Minimum Allowable Baud Rate Error | Division Ratio (k) | Maximum Allowable Baud Rate Error | Minimum Allowable Baud Rate Error | |--------------------|-----------------------------------|-----------------------------------| | 4 | +2.32% | -2.43% | | 8 | +3.53% | -3.61% | | 20 | +4.26% | -4.31% | | 50 | +4.56% | -4.58% | | 100 | +4.66% | -4.67% | | 255 | +4.72% | -4.73% | - **Remarks 1.** The reception accuracy depends on the bit count in 1 frame, the input clock frequency, and the division ratio (k). The higher the input clock frequency and the larger the division ratio (k), the higher the accuracy. - 2. k: Setting value of UAnCTL2.UAnBRS7 to UAnCTL2.UAnBRS0 bits (n = 0 to 2) ### (6) Baud rate during continuous transmission During continuous transmission, the transfer rate from the stop bit to the next start bit is usually 2 base clocks longer. However, timing initialization is performed via start bit detection by the receiving side, so this has no influence on the transfer result. Figure 15-16. Transfer Rate During Continuous Transfer Assuming 1 bit data length: FL; stop bit length: FLstp; and base clock frequency: fuclk, we obtain the following equation. FLstp = FL + 2/fuclk Therefore, the transfer rate during continuous transmission is as follows. Transfer rate = $11 \times FL + (2/fuclk)$ #### 15.8 Cautions - (1) When the clock supply to UARTAn is stopped (for example, in IDLE1, IDLE2, or STOP mode), the operation stops with each register retaining the value it had immediately before the clock supply was stopped. The TXDAn pin output also holds and outputs the value it had immediately before the clock supply was stopped. However, the operation is not guaranteed after the clock supply is resumed. Therefore, after the clock supply is resumed, the circuits should be initialized by setting the UAnCTL0.UAnPWR, UAnCTL0.UAnRXEn, and UAnCTL0.UAnTXEn bits to 000. - (2) The RXDA1 and KR7 pins must not be used at the same time. To use the RXDA1 pin, do not use the KR7 pin. To use the KR7 pin, do not use the RXDA1 pin (it is recommended to set the PFC91 bit to 1 and clear PFCE91 bit to 0). - (3) In UARTAn, the interrupt caused by a communication error does not occur. When performing the transfer of transmit data and receive data using DMA transfer, error processing cannot be performed even if errors (parity, overrun, framing) occur during transfer. Either read the UAnSTR register after DMA transfer has been completed to make sure that there are no errors, or read the UAnSTR register during communication to check for errors. - (4) Start up the UARTAn in the following sequence. - <1> Set the UAnCTL0.UAnPWR bit to 1. - <2> Set the ports. - <3> Set the UAnCTL0.UAnTXE bit to 1, UAnCTL0.UAnRXE bit to 1. - (5) Stop the UARTAn in the following sequence. - <1> Set the UAnCTL0.UAnTXE bit to 0, UAnCTL0.UAnRXE bit to 0. - <2> Set the ports and set the UAnCTL0.UAnPWR bit to 0 (it is not a problem if port setting is not changed). - (6) In transmit mode (UAnCTL0.UAnPWR bit = 1 and UAnCTL0.UAnTXE bit = 1), do not overwrite the same value to the UAnTX register by software because transmission starts by writing to this register. To transmit the same value continuously, overwrite the same value. - (7) In continuous transmission, the communication rate from the stop bit to the next start bit is extended 2 base clocks more than usual. However, the reception side initializes the timing by detecting the start bit, so the reception result is not affected. ## CHAPTER 16 3-WIRE VARIABLE-LENGTH SERIAL I/O (CSIB) ## 16.1 Mode Switching of CSIB0 and I2C01 In the V850ES/JF3-L, CSIB0 and I<sup>2</sup>C01 are alternate functions of the same pin and therefore cannot be used simultaneously. Set CSIB0 in advance, using the PMC4 and PFC4 registers, before use. Caution The transmit/receive operation of CSIB0 and I<sup>2</sup>C01 is not guaranteed if these functions are switched during transmission or reception. Be sure to disable the one that is not used. Figure 16-1. CSIB0 and I<sup>2</sup>C01 Mode Switch Settings #### 16.2 Features - O Transfer rate: 8 Mbps max. - O Master mode and slave mode selectable - O 8-bit to 16-bit transfer, 3-wire serial interface - O Interrupt request signals (INTCBnT, INTCBnR) - O Serial clock and data phase switchable - O Transfer data length selectable in 1-bit units between 8 and 16 bits - O Transfer data MSB-first/LSB-first switchable - O 3-wire transfer SOBn: Serial data output SIBn: Serial data input SCKBn: Serial clock output Transmission mode, reception mode, and transmission/reception mode specifiable **Remark** n = 0 to 2 ## 16.3 Configuration The following shows the block diagram of CSIBn. Internal bus CBnCTL1 CBnCTL0 CBnCTL2 CBnSTR -INTCBnT Controller ►INTCBnR fxx/2 fxx/4 fxx/8 Selector fxx/16 fxx/32 Phase control fxx/64 CBnTX SCKBn () Phase SO latch ► SOBn control SIBn 🔘 Shift register **CBnRX** Remarks fcclk: Communication clock fxx: Main clock frequency fBRGm: BRGm count clock n = 0 to 2m = 1 (n = 0, 1)m = 2 (n = 2) Figure 16-2. Block Diagram of CSIBn CSIBn includes the following hardware. Table 16-1. Configuration of CSIBn | Item | Configuration | | | | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Registers | CSIBn receive data register (CBnRX) CSIBn transmit data register (CBnTX) | | | | | Control registers | CSIBn control register 0 (CBnCTL0) CSIBn control register 1 (CBnCTL1) CSIBn control register 2 (CBnCTL2) CSIBn status register (CBnSTR) | | | | #### (1) CSIBn receive data register (CBnRX) The CBnRX register is a 16-bit buffer register that holds receive data. This register is read-only, in 16-bit units. The receive operation is started by reading the CBnRX register in the reception enabled status. If the transfer data length is 8 bits, the lower 8 bits of this register are read-only in 8-bit units as the CBnRXL register. Reset sets this register to 0000H. In addition to reset input, the CBnRX register can be initialized by clearing (to 0) the CBnPWR bit of the CBnCTL0 register. #### (2) CSIBn transmit data register (CBnTX) The CBnTX register is a 16-bit buffer register used to write the CSIBn transfer data. This register can be read or written in 16-bit units. The transmit operation is started by writing data to the CBnTX register in the transmission enabled status. If the transfer data length is 8 bits, the lower 8 bits of this register are read-only in 8-bit units as the CBnTXL register. Reset sets this register to 0000H. Remark The communication start conditions are shown below. Transmission mode (CBnTXE bit = 1, CBnRXE bit = 0): Write to CBnTX register Transmission/reception mode (CBnTXE bit = 1, CBnRXE bit = 1): Write to CBnTX register Reception mode (CBnTXE bit = 0, CBnRXE bit = 1): Read from CBnRX register ### 16.4 Registers The following registers are used to control CSIBn. - CSIBn control register 0 (CBnCTL0) - CSIBn control register 1 (CBnCTL1) - CSIBn control register 2 (CBnCTL2) - CSIBn status register (CBnSTR) ## (1) CSIBn control register 0 (CBnCTL0) CBnCTL0 is a register that controls the CSIBn serial transfer operation. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 01H. (1/3) After reset: 01H R/W Address: CB0CTL0 FFFFD00H, CB1CTL0 FFFFD10H, CB2CTL0 FFFFD20H CBnCTL0 (n = 0 to 2) | <7> | <6> | <5> | <4> | 3 | 2 | 1 | <0> | |--------|------------------------|------------------------|------------------------|---|---|------------------------|--------| | CBnPWR | CBnTXE <sup>Note</sup> | CBnRXE <sup>Note</sup> | CBnDIR <sup>Note</sup> | 0 | 0 | CBnTMS <sup>Note</sup> | CBnSCE | | CBnPWR | Specification of CSIBn operation disable/enable | | | | |-----------|------------------------------------------------------------------------------|--|--|--| | 0 | Disable CSIBn operation and reset the CBnSTR register | | | | | 1 | Enable CSIBn operation | | | | | • The CBr | The CBnPWR bit controls the CSIBn operation and resets the internal circuit. | | | | | CBnTXE <sup>Note</sup> | Specification of transmit operation disable/enable | | | | |------------------------|--------------------------------------------------------|--|--|--| | 0 | Disable transmit operation | | | | | 1 | Enable transmit operation | | | | | • The SOI | The SOBn output is low level when the CBnTXE bit is 0. | | | | | CBnRXE <sup>Note</sup> | Specification of receive operation disable/enable | |------------------------|---------------------------------------------------| | 0 | Disable receive operation | | 1 | Enable receive operation | <sup>•</sup> When the CBnRXE bit is cleared to 0, no reception complete interrupt is output even when the prescribed data is transferred in order to disable the receive operation, and the receive data (CBnRX register) is not updated. Note These bits can only be rewritten when the CBnPWR bit = 0. However, CBnPWR bit = 1 can also be set at the same time as rewriting these bits. Caution To forcibly suspend transmission/reception, clear the CBnPWR bit to 0 instead of the CBnRXE and CBnTXE bits. At this time, the clock output is stopped. (2/3) | CBnDIR <sup>Note</sup> | Specification of transfer direction mode (MSB/LSB) | |------------------------|----------------------------------------------------| | 0 | MSB-first transfer | | 1 | LSB-first transfer | | CBnTMS <sup>Note</sup> | Transfer mode specification | |------------------------|-----------------------------| | 0 | Single transfer mode | | 1 | Continuous transfer mode | #### [In single transfer mode] The reception complete interrupt (INTCBnR) occurs when communication is complete. Even if transmission is enabled (CBnTXE bit = 1), the transmission enable interrupt (INTCBnT) does not occur. If the next transmit data is written during communication (CBnSTR.CBnTSF bit = 1), it is ignored and the next communication is not started. Also, if reception-only communication is set (CBnTXE bit = 0, CBnRXE bit = 1), the next communication is not started even if the receive data is read during communication (CBnSTR. CBnTSF bit = 1). #### [In continuous transfer mode] The continuous transmission is enabled by writing the next transmit data during communication (CBnSTR.CBnTSF bit = 1). Writing the next transmission data is enabled after a transmission enable interrupt (INTCBnT) occurrence. If reception-only communication is set (CBnTXE bit = 0, CBnRXE bit = 1) in the continuous transfer mode, the next reception is started continuously after a reception complete interrupt (INTCBnR) regardless of the read operation of the CBnRX register. Therefore, read immediately the receive data from the CBnRX register. If this read operation is delayed, an overrun error (CBnOVE bit = 1) occurs. Note These bits can only be rewritten when the CBnPWR bit = 0. However, the CBnPWR can be set to 1 at the same time as these bits are rewritten. (3/3) | CBnSCE | Specification of start transfer disable/enable | | | | |--------|------------------------------------------------|--|--|--| | 0 | Communication start trigger invalid | | | | | 1 | Communication start trigger valid | | | | #### In master mode This bit enables or disables the communication start trigger. - (a) In single transmission or transmission/reception mode, or continuous transmission or continuous transmission/reception mode - The setting of the CBnSCE bit has no influence on communication operation. - (b) In single reception mode Clear the CBnSCE bit to 0 before reading the last receive data because reception is started by reading the receive data (CBnRX register) to disable the reception startup<sup>Note 1</sup>. - (c) In continuous reception mode Clear the CBnSCE bit to 0 one communication clock before reception of the last data is completed to disable the reception startup after the last data is received<sup>Note 2</sup>. - In slave mode This bit enables or disables the communication start trigger. Set the CBnSCE bit to 1. ### [Usage of CBnSCE bit] - In single reception mode - <1>When reception of the last data is completed by INTCBnR interrupt servicing, clear the CBnSCE bit to 0 before reading the CBnRX register. - <2> After confirming the CBnSTR.CBnTSF bit = 0, clear the CBnRXE bit to 0 to disable reception. - To continue reception, set the CBnSCE bit to 1 to start up the next reception by dummy-reading the CBnRX register. - In continuous reception mode - <1>Clear the CBnSCE bit to 0 during the reception of the last data by INTCBnR interrupt servicing. - <2>Read the CBnRX register. - <3>Read the last reception data by reading the CBnRX register after acknowledging the CBnTIR interrupt. - <4>After confirming the CBnSTR.CBnTSF bit = 0, clear the CBnRXE bit to 0 to disable reception. - To continue reception, set the CBnSCE bit to 1 to wait for the next reception by dummy-reading the CBnRX register. - Notes 1. If the CBnSCE bit is read while it is 1, the next communication operation is started. - **2.** The CBnSCE bit is not cleared to 0 one communication clock before the completion of the last data reception, the next communication operation is automatically started. Caution Be sure to clear bits 3 and 2 to "0". #### (2) CSIBn control register 1 (CBnCTL1) CBnCTL1 is an 8-bit register that controls the CSIBn serial transfer operation. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. Caution The CBnCTL1 register can be rewritten only when the CBnCTL0.CBnPWR bit = 0. | CBnCKS2 | CBnCKS1 | CBnCKS0 | Communication clock (fcclk)Note | Mode | |---------|---------|---------|---------------------------------|-------------| | 0 | 0 | 0 | fxx/2 | Master mode | | 0 | 0 | 1 | fxx/4 | Master mode | | 0 | 1 | 0 | fxx/8 | Master mode | | 0 | 1 | 1 | fxx/16 | Master mode | | 1 | 0 | 0 | fxx/32 | Master mode | | 1 | 0 | 1 | fxx/64 | Master mode | | 1 | 1 | 0 | <b>f</b> BRGm | Master mode | | 1 | 1 | 1 | External clock (SCKBn) | Slave mode | Note Set the communication clock (fcclk) to 8 MHz or lower. **Remark** When n = 0, 1, m = 1When n = 2, m = 2 For details of fBRGm, see 16.8 Baud Rate Generator. ### (3) CSIBn control register 2 (CBnCTL2) CBnCTL2 is an 8-bit register that controls the number of CSIBn serial transfer bits. This register can be read or written in 8-bit units. Reset sets this register to 00H. Caution The CBnCTL2 register can be rewritten only when the CBnCTL0.CBnPWR bit = 0 or when both the CBnTXE and CBnRXE bits = 0. After reset: 00H R/W Address: CB0CTL2 FFFFD02H, CB1CTL2 FFFFD12H, CB2CTL2 FFFFD22H CBnCTL2 (n = 0 to 2) | / | ь | 5 | 4 | 3 | | | U | |---|---|---|---|--------|--------|--------|--------| | 0 | 0 | 0 | 0 | CBnCL3 | CBnCL2 | CBnCL1 | CBnCL0 | | | | | | | | | | | CBnCL3 | CBnCL2 | CBnCL1 | CBnCL0 | Serial register bit length | |--------|--------|--------|--------|----------------------------| | 0 | 0 | 0 | 0 | 8 bits | | 0 | 0 | 0 | 1 | 9 bits | | 0 | 0 | 1 | 0 | 10 bits | | 0 | 0 | 1 | 1 | 11 bits | | 0 | 1 | 0 | 0 | 12 bits | | 0 | 1 | 0 | 1 | 13 bits | | 0 | 1 | 1 | 0 | 14 bits | | 0 | 1 | 1 | 1 | 15 bits | | 1 | × | × | × | 16 bits | Remarks 1. If the number of transfer bits is other than 8 or 16, prepare and use data stuffed from the LSB of the CBnTX and CBnRX registers. 2. x: don't care ## (a) Transfer data length change function The CSIBn transfer data length can be set in 1-bit units between 8 and 16 bits using the CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits. When the transfer bit length is set to a value other than 16 bits, set the data to the CBnTX or CBnRX register starting from the LSB, regardless of whether the transfer start bit is the MSB or LSB. Any data can be set for the higher bits that are not used, but the receive data becomes 0 following serial transfer. #### (4) CSIBn status register (CBnSTR) CBnSTR is an 8-bit register that displays the CSIBn status. This register can be read or written in 8-bit or 1-bit units, but the CBnTSF flag is read-only. Reset sets this register to 00H. In addition to reset input, the CBnSTR register can be initialized by clearing (0) the CBnCTL0.CBnPWR bit. After reset 00H R/W Address: CB0STR FFFFD03H, CB1STR FFFFD13H, CB2STR FFFFD23H CBnSTR (n = 0 to 2) <7> 6 5 4 3 2 1 <0> CBnTSF 0 0 0 0 0 CBnOVE | CBnTSF | Communication status flag | |--------|---------------------------| | 0 | Communication stopped | | 1 | Communicating | During transmission, this register is set when data is prepared in the CBnTX register, and during reception, it is set when a dummy read of the CBnRX register is performed. When transfer ends, this flag is cleared to 0 at the last edge of the clock. | CBnOVE | Overrun error flag | |--------|--------------------| | 0 | No overrun | | 1 | Overrun | - An overrun error occurs when the next reception completes without reading the value of the receive buffer by CPU, upon completion of the receive operation. The CBnOVE flag displays the overrun error occurrence status in this case. - The CBnOVE bit is valid also in the single transfer mode. Therefore, when only using transmission, note the following. - Do not check the CBnOVE flag. - Read this bit even if reading the reception data is not required. - The CBnOVE flag is cleared by writing 0 to it. It cannot be set even by writing 1 to it. ### 16.5 Interrupt Request Signals CSIBn can generate the following two types of interrupt request signals. - Reception complete interrupt request signal (INTCBnR) - Transmission enable interrupt request signal (INTCBnT) Of these two interrupt request signals, the reception complete interrupt request signal has the higher priority by default, and the priority of the transmission enable interrupt request signal is lower. Table 16-2. Interrupts and Their Default Priority | Interrupt | Priority | |---------------------|----------| | Reception complete | High | | Transmission enable | Low | (1) Reception complete interrupt request signal (INTCBnR) When receive data is transferred to the CBnRX register while reception is enabled, the reception complete interrupt request signal is generated. This interrupt request signal can also be generated if an overrun error occurs. When the reception complete interrupt request signal is acknowledged and the data is read, read the CBnSTR register to check that the result of reception is not an error. In the single transfer mode, the INTCBnR interrupt request signal is generated upon completion of transmission, even when only transmission is executed. (2) Transmission enable interrupt request signal (INTCBnT) In the continuous transmission or continuous transmission/reception mode, transmit data is transferred from the CBnTX register and, as soon as writing to CBnTX has been enabled, the transmission enable interrupt request signal is generated. In the single transmission and single transmission/reception modes, the INTCBnT interrupt is not generated. ## 16.6 Operation ### 16.6.1 Single transfer mode (master mode, transmission mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fcclk) = fxx/2 (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 000), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow ### (2) Operation timing - (1) Write 00H to the CBnCTL1 register, and select communication type 1, communication clock (fcclk) = fxx/2, and master mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write C1H to the CBnCTL0 register, and select the transmission mode and MSB first at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and transmission is started. - (5) When transmission is started, output the serial clock to the SCKBn pin, and output the transmit data from the SOBn pin in synchronization with the serial clock. - (6) When transmission of the transfer data length set with the CBnCTL2 register is completed, stop the serial clock output and transmit data output, generate the reception completion interrupt request signal (INTCBnR) at the last edge of the serial clock, and clear the CBnTSF bit to 0. - (7) To continue transmission, start the next transmission by writing the transmit data to the CBnTX register again after the INTCBnR signal is generated. - (8) To end transmission, write the CBnCTL0.CBnPWR bit = 0 and the CBnCTL0.CBnTXE bit = 0. **Remark** n = 0 to 2 #### 16.6.2 Single transfer mode (master mode, reception mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fcclk) = fxx/2 (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 000), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow #### (2) Operation timing - (1) Write 00H to the CBnCTL1 register, and select communication type 1, communication clock (fcclk) = fxx/2, and master mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write A1H to the CBnCTL0 register, and select the reception mode and MSB first at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by performing a dummy read of the CBnRX register, and reception is started. - (5) When reception is started, output the serial clock to the SCKBn pin, and capture the receive data of the SIBn pin in synchronization with the serial clock. - (6) When reception of the transfer data length set with the CBnCTL2 register is completed, stop the serial clock output and data capturing, generate the reception completion interrupt request signal (INTCBnR) at the last edge of the serial clock, and clear the CBnTSF bit to 0. - (7) To continue reception, read the CBnRX register with the CBnCTL0.CBnSCE bit = 1 remained after the INTCBnR signal is generated. - (8) To read the CBnRX register without starting the next reception, write the CBnSCE bit = 0. - (9) Read the CBnRX register. - (10) To end reception, write the CBnCTL0.CBnPWR bit = 0 and the CBnCTL0.CBnRXE bit = 0. **Remark** n = 0 to 2 ### 16.6.3 Single transfer mode (master mode, transmission/reception mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fcclk) = fxx/2 (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 000), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow ### (2) Operation timing - (1) Write 00H to the CBnCTL1 register, and select communication type 1, communication clock (fcclκ) = fxx/2, and master mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write E1H to the CBnCTL0 register, and select the transmission/reception mode and MSB first at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and transmission/reception is started. - (5) When transmission/reception is started, output the serial clock to the SCKBn pin, output the transmit data to the SOBn pin in synchronization with the serial clock, and capture the receive data of the SIBn pin. - (6) When transmission/reception of the transfer data length set with the CBnCTL2 register is completed, stop the serial clock output, transmit data output, and data capturing, generate the reception completion interrupt request signal (INTCBnR) at the last edge of the serial clock, and clear the CBnTSF bit to 0. - (7) Read the CBnRX register. - (8) To continue transmission/reception, write the transmit data to the CBnTX register again. - (9) Read the CBnRX register. - (10) To end transmission/reception, write the CBnCTL0.CBnPWR bit = 0, the CBnCTL0.CBnTXE bit = 0, and the CBnCTL0.CBnRXE bit = 0. **Remark** n = 0 to 2 ### 16.6.4 Single transfer mode (slave mode, transmission mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fccLK) = external clock (SCKBn) (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 111), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow 3. n = 0 to 2 ### (2) Operation timing - (1) Write 07H to the CBnCTL1 register, and select communication type 1, communication clock (fcclk) = external clock (SCKBn), and slave mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write C1H to the CBnCTL0 register, and select the transmission mode and MSB first at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and the device waits for a serial clock input. - (5) When a serial clock is input, output the transmit data from the SOBn pin in synchronization with the serial clock. - (6) When transmission of the transfer data length set with the CBnCTL2 register is completed, stop the serial clock input and transmit data output, generate the reception completion interrupt request signal (INTCBnR) at the last edge of the serial clock, and clear the CBnTSF bit to 0. - (7) To continue transmission, write the transmit data to the CBnTX register again after the INTCBnR signal is generated, and wait for a serial clock input. - (8) To end transmission, write the CBnCTL0.CBnPWR bit = 0 and the CBnCTL0.CBnTXE bit = 0. **Remark** n = 0 to 2 ### 16.6.5 Single transfer mode (slave mode, reception mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fccLK) = external clock (SCKBn) (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 111), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ### (1) Operation flow ### (2) Operation timing - (1) Write 07H to the CBnCTL1 register, and select communication type 1, communication clock (fcclκ) = external clock (SCKBn), and slave mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write A1H to the CBnCTL0 register, and select the reception mode and MSB first at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by performing a dummy read of the CBnRX register, and the device waits for a serial clock input. - (5) When a serial clock is input, capture the receive data of the SIBn pin in synchronization with the serial clock. - (6) When reception of the transfer data length set with the CBnCTL2 register is completed, stop the serial clock input and data capturing, generate the reception completion interrupt request signal (INTCBnR) at the last edge of the serial clock, and clear the CBnTSF bit to 0. - (7) To continue reception, read the CBnRX register with the CBnCTL0.CBnSCE bit = 1 remained after the INTCBnR signal is generated, and wait for a serial clock input. - (8) To end reception, write the CBnSCE bit = 0. - (9) Read the CBnRX register. - (10) To end reception, write the CBnCTL0.CBnPWR bit = 0 and the CBnCTL0.CBnRXE bit = 0. **Remark** n = 0 to 2 ### 16.6.6 Single transfer mode (slave mode, transmission/reception mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fccLκ) = external clock (SCKBn) (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 111), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow ### (2) Operation timing - (1) Write 07H to the CBnCTL1 register, and select communication type 1, communication clock (fcclκ) = external clock (SCKBn), and slave mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write E1H to the CBnCTL0 register, and select the transmission/reception mode and MSB first at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and the device waits for a serial clock input. - (5) When a serial clock is input, output the transmit data to the SOBn pin in synchronization with the serial clock, and capture the receive data of the SIBn pin. - (6) When transmission/reception of the transfer data length set with the CBnCTL2 register is completed, stop the serial clock input, transmit data output, and data capturing, generate the reception completion interrupt request signal (INTCBnR) at the last edge of the serial clock, and clear the CBnTSF bit to 0. - (7) Read the CBnRX register. - (8) To continue transmission/reception, write the transmit data to the CBnTX register again, and wait for a serial clock input. - (9) Read the CBnRX register. - (10) To end transmission/reception, write the CBnCTL0.CBnPWR bit = 0, the CBnCTL0.CBnTXE bit = 0, and the CBnCTL0.CBnRXE bit = 0. **Remark** n = 0 to 2 ### 16.6.7 Continuous transfer mode (master mode, transmission mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fccLk) = fxx/2 (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 000), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow 3. n = 0 to 2 ### (2) Operation timing - (1) Write 00H to the CBnCTL1 register, and select communication type 1, communication clock (fcclk) = fxx/2, and master mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write C3H to the CBnCTL0 register, and select the transmission mode, MSB first, and continuous transfer mode at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and transmission is started. - (5) When transmission is started, output the serial clock to the SCKBn pin, and output the transmit data from the SOBn pin in synchronization with the serial clock. - (6) When transfer of the transmit data from the CBnTX register to the shift register is completed and writing to the CBnTX register is enabled, the transmission enable interrupt request signal (INTCBnT) is generated. - (7) To continue transmission, write the transmit data to the CBnTX register again after the INTCBnT signal is generated. - (8) When a new transmit data is written to the CBnTX register before communication completion, the next communication is started following communication completion. - (9) The transfer of the transmit data from the CBnTX register to the shift register is completed and the INTCBnT signal is generated. To end continuous transmission with the current transmission, do not write to the CBnTX register. - (10) When the next transmit data is not written to the CBnTX register before transfer completion, stop the serial clock output to the SCKBn pin after transfer completion, and clear the CBnTSF bit to 0. - (11) To release the transmission enable status, write the CBnCTL0.CBnPWR bit = 0 and the CBnCTL0.CBnTXE bit = 0 after checking that the CBnTSF bit = 0. Caution In continuous transmission mode, the reception completion interrupt request signal (INTCBnR) is not generated. # 16.6.8 Continuous transfer mode (master mode, reception mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fcclk) = fxx/2 (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 000), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow #### (2) Operation timing - (1) Write 00H to the CBnCTL1 register, and select communication type 1, communication clock (fcclk) = fxx/2, and master mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write A3H to the CBnCTL0 register, and select the reception mode, MSB first, and continuous transfer mode at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by performing a dummy read of the CBnRX register, and reception is started. - (5) When reception is started, output the serial clock to the SCKBn pin, and capture the receive data of the SIBn pin in synchronization with the serial clock. - (6) When reception is completed, the reception completion interrupt request signal (INTCBnR) is generated, and reading of the CBnRX register is enabled. - (7) When the CBnCTL0.CBnSCE bit = 1 upon communication completion, the next communication is started following communication completion. - (8) To end continuous reception with the current reception, write the CBnSCE bit = 0. - (9) Read the CBnRX register. - (10) When reception is completed, the INTCBnR signal is generated, and reading of the CBnRX register is enabled. When the CBnSCE bit = 0 is set before communication completion, stop the serial clock output to the SCKBn pin, and clear the CBnTSF bit to 0, to end the receive operation. - (11) Read the CBnRX register. - (12) If an overrun error occurs, write the CBnSTR.CBnOVE bit = 0, and clear the error flag. - (13) To release the reception enable status, write the CBnCTL0.CBnPWR bit = 0 and the CBnCTL0.CBnRXE bit = 0 after checking that the CBnTSF bit = 0. # 16.6.9 Continuous transfer mode (master mode, transmission/reception mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fcclk) = fxx/2 (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 000), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) # (1) Operation flow ### (2) Operation timing - (1) Write 00H to the CBnCTL1 register, and select communication type 1, communication clock (fcclk) = fxx/2, and master mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write E3H to the CBnCTL0 register, and select the transmission/reception mode, MSB first, and continuous transfer mode at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and transmission/reception is started. - (5) When transmission/reception is started, output the serial clock to the SCKBn pin, output the transmit data to the SOBn pin in synchronization with the serial clock, and capture the receive data of the SIBn pin. - (6) When transfer of the transmit data from the CBnTX register to the shift register is completed and writing to the CBnTX register is enabled, the transmission enable interrupt request signal (INTCBnT) is generated. - (7) To continue transmission/reception, write the transmit data to the CBnTX register again after the INTCBnT signal is generated. - (8) When one transmission/reception is completed, the reception completion interrupt request signal (INTCBnR) is generated, and reading of the CBnRX register is enabled. - (9) When a new transmit data is written to the CBnTX register before communication completion, the next communication is started following communication completion. - (10) Read the CBnRX register. (2/2) - (11) The transfer of the transmit data from the CBnTX register to the shift register is completed and the INTCBnT signal is generated. To end continuous transmission/reception with the current transmission/reception, do not write to the CBnTX register. - (12) When the next transmit data is not written to the CBnTX register before transfer completion, stop the serial clock output to the SCKBn pin after transfer completion, and clear the CBnTSF bit to 0. - (13) When the reception error interrupt request signal (INTCBnR) is generated, read the CBnRX register. - (14) If an overrun error occurs, write the CBnSTR.CBnOVE bit = 0, and clear the error flag. - (15) To release the transmission/reception enable status, write the CBnCTL0.CBnPWR bit = 0, the CBnCTL0.CBnTXE bit = 0, and the CBnCTL0.CBnRXE bit = 0 after checking that the CBnTSF bit = 0. ## 16.6.10 Continuous transfer mode (slave mode, transmission mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fccLκ) = external clock (SCKBn) (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 111), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow ### (2) Operation timing - (1) Write 07H to the CBnCTL1 register, and select communication type 1, communication clock (fcclκ) = external clock (SCKBn), and slave mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write C3H to the CBnCTL0 register, and select the transmission mode, MSB first, and continuous transfer mode at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and the device waits for a serial clock input. - (5) When a serial clock is input, output the transmit data from the SOBn pin in synchronization with the serial clock. - (6) When transfer of the transmit data from the CBnTX register to the shift register is completed and writing to the CBnTX register is enabled, the transmission enable interrupt request signal (INTCBnT) is generated. - (7) To continue transmission, write the transmit data to the CBnTX register again after the INTCBnT signal is generated. - (8) When a serial clock is input following completion of the transmission of the transfer data length set with the CBnCTL2 register, continuous transmission is started. - (9) When transfer of the transmit data from the CBnTX register to the shift register is completed and writing to the CBnTX register is enabled, the INTCBnT signal is generated. To end continuous transmission with the current transmission, do not write to the CBnTX register. - (10) When the clock of the transfer data length set with the CBnCTL2 register is input without writing to the CBnTX register, clear the CBnTSF bit to 0 to end transmission. - (11) To release the transmission enable status, write the CBnCTL0.CBnPWR bit = 0 and the CBnCTL0.CBnTXE bit = 0 after checking that the CBnTSF bit = 0. Caution In continuous transmission mode, the reception completion interrupt request signal (INTCBnR) is not generated. # 16.6.11 Continuous transfer mode (slave mode, reception mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fcclk) = external clock (SCKBn) (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 111), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow ### (2) Operation timing - (1) Write 07H to the CBnCTL1 register, and select communication type 1, communication clock (fcclk) = external clock (SCKBn), and slave mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write A3H to the CBnCTL0 register, and select the reception mode, MSB first, and continuous transfer mode at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by performing a dummy read of the CBnRX register, and the device waits for a serial clock input. - (5) When a serial clock is input, capture the receive data of the SIBn pin in synchronization with the serial clock. - (6) When reception is completed, the reception completion interrupt request signal (INTCBnR) is generated, and reading of the CBnRX register is enabled. - (7) When a serial clock is input in the CBnCTL0.CBnSCE bit = 1 status, continuous reception is started. - (8) To end continuous reception with the current reception, write the CBnSCE bit = 0. - (9) Read the CBnRX register. - (10) When reception is completed, the INTCBnR signal is generated, and reading of the CBnRX register is enabled. When the CBnSCE bit = 0 is set before communication completion, clear the CBnTSF bit to 0 to end the receive operation. - (11) Read the CBnRX register. - (12) If an overrun error occurs, write the CBnSTR.CBnOVE bit = 0, and clear the error flag. - (13) To release the reception enable status, write the CBnCTL0.CBnPWR bit = 0 and the CBnCTL0.CBnRXE bit = 0 after checking that the CBnTSF bit = 0. **Remark** n = 0 to 2 # 16.6.12 Continuous transfer mode (slave mode, transmission/reception mode) MSB first (CBnCTL0.CBnDIR bit = 0), communication type 1 (CBnCTL1.CBnCKP and CBnCTL1.CBnDAP bits = 00), communication clock (fcclk) = external clock (SCKBn) (CBnCTL1.CBnCKS2 to CBnCTL1.CBnCKS0 bits = 111), transfer data length = 8 bits (CBnCTL2.CBnCL3 to CBnCTL2.CBnCL0 bits = 0000) ## (1) Operation flow ### (2) Operation timing - (1) Write 07H to the CBnCTL1 register, and select communication type 1, communication clock (fcclκ) = external clock (SCKBn), and slave mode. - (2) Write 00H to the CBnCTL2 register, and set the transfer data length to 8 bits. - (3) Write E3H to the CBnCTL0 register, and select the transmission/reception mode, MSB first, and continuous transfer mode at the same time as enabling the operation of the communication clock (fcclk). - (4) The CBnSTR.CBnTSF bit is set to 1 by writing the transmit data to the CBnTX register, and the device waits for a serial clock input. - (5) When a serial clock is input, output the transmit data to the SOBn pin in synchronization with the serial clock, and capture the receive data of the SIBn pin. - (6) When transfer of the transmit data from the CBnTX register to the shift register is completed and writing to the CBnTX register is enabled, the transmission enable interrupt request signal (INTCBnT) is generated. - (7) To continue transmission, write the transmit data to the CBnTX register again after the INTCBnT signal is generated. - (8) When reception of the transfer data length set with the CBnCTL2 register is completed, the reception completion interrupt request signal (INTCBnR) is generated, and reading of the CBnRX register is enabled. - (9) When a serial clock is input continuously, continuous transmission/reception is started. - (10) Read the CBnRX register. - (11) When transfer of the transmit data from the CBnTX register to the shift register is completed and writing to the CBnTX register is enabled, the INTCBnT signal is generated. To end continuous transmission/reception with the current transmission/reception, do not write to the CBnTX register. (2/2) - (12) When the clock of the transfer data length set with the CBnCTL2 register is input without writing to the CBnTX register, the INTCBnR signal is generated. Clear the CBnTSF bit to 0 to end transmission/reception. - (13) When the INTCBnR signal is generated, read the CBnRX register. - (14) If an overrun error occurs, write the CBnSTR.CBnOVE bit = 0, and clear the error flag. - (15) To release the transmission/reception enable status, write the CBnCTL0.CBnPWR bit = 0, the CBnCTL0.CBnTXE bit = 0, and the CBnCTL0.CBnRXE bit = 0 after checking that the CBnTSF bit = 0. **Remark** n = 0 to 2 #### 16.6.13 Reception error When transfer is performed with reception enabled (CBnCTL0.CBnRXE bit = 1) in the continuous transfer mode, the reception completion interrupt request signal (INTCBnR) is generated again when the next receive operation is completed before the CBnRX register is read after the INTCBnR signal is generated, and the overrun error flag (CBnSTR.CBnOVE) is set to 1. Even if an overrun error has occurred, the previous receive data is lost since the CBnRX register is updated. Even if a reception error has occurred, the INTCBnR signal is generated again upon the next reception completion if the CBnRX register is not read. To avoid an overrun error, complete reading the CBnRX register until one half clock before sampling the last bit of the next receive data from the INTCBnR signal generation. ### (1) Operation timing - (1) Start continuous transfer. - (2) Completion of the first transfer - (3) The CBnRX register cannot be read until one half clock before the completion of the second transfer. - (4) An overrun error occurs, and the reception completion interrupt request signal (INTCBnR) is generated, and then the overrun error flag (CBnSTR.CBnOVE) is set to 1. The receive data is overwritten. ### 16.6.14 Clock timing (1/2) Notes 1. The INTCBnT interrupt is set when the data written to the CBnTX register is transferred to the data shift register in the continuous transmission or continuous transmission/reception mode. In the single transmission or single transmission/reception mode, the INTCBnT interrupt request signal is not generated, but the INTCBnR interrupt request signal is generated upon end of communication. 2. The INTCBnR interrupt occurs if reception is correctly ended and receive data is ready in the CBnRX register while reception is enabled. In the single mode, the INTCBnR interrupt request signal is generated even in the transmission mode, upon end of communication. Caution In single transfer mode, writing to the CBnTX register with the CBnTSF bit set to 1 is ignored. This has no influence on the operation during transfer. For example, if the next data is written to the CBnTX register when DMA is started by generating the INTCBnR signal, the written data is not transferred because the CBnTSF bit is set to 1. Use the continuous transfer mode, not the single transfer mode, for such applications. (2/2) - Notes 1. The INTCBnT interrupt is set when the data written to the CBnTX register is transferred to the data shift register in the continuous transmission or continuous transmission/reception modes. In the single transmission or single transmission/reception modes, the INTCBnT interrupt request signal is not generated, but the INTCBnR interrupt request signal is generated upon end of communication. - 2. The INTCBnR interrupt occurs if reception is correctly ended and receive data is ready in the CBnRX register while reception is enabled. In the single mode, the INTCBnR interrupt request signal is generated even in the transmission mode, upon end of communication. Caution In single transfer mode, writing to the CBnTX register with the CBnTSF bit set to 1 is ignored. This has no influence on the operation during transfer. For example, if the next data is written to the CBnTX register when DMA is started by generating the INTCBnR signal, the written data is not transferred because the CBnTSF bit is set to 1. Use the continuous transfer mode, not the single transfer mode, for such applications. # 16.7 Output Pins # (1) SCKBn pin When CSIBn operation is disabled (CBnCTL0.CBnPWR bit = 0), the $\overline{\text{SCKBn}}$ pin output status is as follows. | CBnCKP | CBnCKS2 | CBnCKS1 | CBnCKS0 | SCKBn Pin Output | |--------|------------------|------------------|---------|---------------------| | 0 | 1 | 1 | 1 | High impedance | | | Other than above | | | Fixed to high level | | 1 | 1 | 1 | 1 | High impedance | | | | Other than above | ) | Fixed to low level | **Remarks 1.** The output level of the SCKBn pin changes if any of the CBnCTL1.CBnCKP and CBnCKS2 to CBnCKS0 bits is rewritten. **2.** n = 0 to 2 ## (2) SOBn pin When CSIBn operation is disabled (CBnPWR bit = 0), the SOBn pin output status is as follows. | CBnTXE | CBnDAP | CBnDIR | SOBn Pin Output | |--------|--------|--------|------------------------------| | 0 | × | × | Fixed to low level | | 1 | 0 | × | SOBn latch value (low level) | | | 1 | 0 | CBnTX0 value (MSB) | | | | 1 | CBnTX0 value (LSB) | Remarks 1. The SOBn pin output changes when any one of the CBnCTL0.CBnTXE, CBnCTL0.CBnDIR bits, and CBnCTL1.CBnDAP bit is rewritten. 2. ×: Don't care 3. n = 0 to 2 ### 16.8 Baud Rate Generator The BRG1, BRG2 and CSIB0 to CSIB2 baud rate generators are connected as shown in the following block diagram. ### (1) Prescaler mode registers 1, 2 (PRSM1, PRSM2) The PRSM1 and PRSM2 registers control generation of the baud rate signal for CSIB. These registers can be read or written in 8-bit or 1-bit units. Reset sets these registers to 00H. ## (2) Prescaler compare registers 1, 2 (PRSCM1, PRSCM2) The PRSCM1 and PRSCM2 registers are 8-bit compare registers. These registers can be read or written in 8-bit units. Reset sets these registers to 00H. After reset: 00H R/W Address: PRSCM1 FFFFF321H, PRSCM2 FFFFF325H Cautions 1. Do not rewrite the PRSCMm register during operation. 2. Set the PRSCMm register before setting the PRSMm.BGCEm bit to 1. ### 16.8.1 Baud rate generation The transmission/reception clock is generated by dividing the main clock. The baud rate generated from the main clock is obtained by the following equation. $$f_{BRGm} = \frac{f_{XX}}{2^{k+1} \times N}$$ Caution Set fBRGm to 8 MHz or lower. Remark fBRGm: BRGm count clock fxx: Main clock oscillation frequency k: PRSMm register setting value = 0 to 3 N: PRSCMm register setting value = 1 to 256 However, N = 256 only when PRSCMm register is set to 00H. m = 1, 2 #### 16.9 Cautions - (1) When transferring transmit data and receive data using DMA transfer, error processing cannot be performed even if an overrun error occurs during serial transfer. Check that the no overrun error has occurred by reading the CBnSTR.CBnOVE bit after DMA transfer has been completed. - (2) In regards to registers that are forbidden from being rewritten during operations (CBnCTL0.CBnPWR bit is 1), if rewriting has been carried out by mistake during operations, set the CBnCTL0.CBnPWR bit to 0 once, then initialize CSIBn. Registers to which rewriting during operation are prohibited are shown below. - CBnCTL0 register: CBnTXE, CBnRXE, CBnDIR, CBnTMS bits - CBnCTL1 register: CBnCKP, CBnDAP, CBnCKS2 to CBnCKS0 bits - CBnCTL2 register: CBnCL3 to CBnCL0 bits - (3) In communication type 2 or 4 (CBnCTL1.CBnDAP bit = 1), the CBnSTR.CBnTSF bit is cleared half a SCKBn clock after occurrence of a reception complete interrupt (INTCBnR). In the single transfer mode, writing the next transmit data is ignored during communication (CBnTSF bit = 1), and the next communication is not started. Also if reception-only communication (CBnCTL0.CBnTXE bit = 0, CBnCTL0.CBnRXE bit = 1) is set, the next communication is not started even if the receive data is read during communication (CBnTSF bit = 1). Therefore, when using the single transfer mode with communication type 2 or 4 (CBnDAP bit = 1), pay particular attention to the following. - To start the next transmission, confirm that CBnTSF bit = 0 and then write the transmit data to the CBnTX register. - To perform the next reception continuously when reception-only communication (CBnTXE bit = 0, CBnRXE bit = 1) is set, confirm that CBnTSF bit = 0 and then read the CBnRX register. Or, use the continuous transfer mode instead of the single transfer mode. Use of the continuous transfer mode is recommended especially for using DMA. V850ES/JF3-L CAPTER 17 I2C BUS ### CHAPTER 17 I'C BUS To use the I2C bus function, set the P38/SDA00, P39/SCL00, P40/SDA01, and P41/SCL01 pins as the serial transmit/receive data I/O pins (SDA00 to SDA02) and serial clock I/O pins (SCL00 to SCL02), and set them to N-ch open-drain output. ## 17.1 Mode Switching of I<sup>2</sup>C Bus and Other Serial Interfaces ## 17.1.1 UARTA2 and I2C00 mode switching In the V850ES/JF3-L, UARTA2 and I2C00 are alternate functions of the same pin and therefore cannot be used simultaneously. Set I<sup>2</sup>C00 in advance, using the PMC3 and PFC3 registers, before use. Caution The transmit/receive operation of UARTA2 and I2C00 is not guaranteed if these functions are switched during transmission or reception. Be sure to disable the one that is not used. Figure 17-1. UARTA2 and I2C00 Mode Switch Settings | After res | set: 0000H | R/W | Address | : FFFFF44 | l6H, FFFFI | F447H | | | |-----------|------------|------------|------------|------------|------------|-------|-------|---------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | PMC3 | 0 | 0 | 0 | 0 | 0 | 0 | PMC39 | PMC38 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | PMC35 | PMC34 | PMC33 | PMC32 | PMC31 | PMC30 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | After res | et: 0000H | R/W | Address: | FFFFF46 | 6H, FFFFF | 467H | | | | | 0 | 0 | 0 | 0 | 0 | 0 | PFC39 | PFC38 | | PFC3 | | | | • | • | Ū | 11000 | 11000 | | PFC3 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PFC3 | | 6<br>0 | 5<br>PFC35 | 4<br>PFC34 | 3<br>PFC33 | PFC32 | 0 | 0<br><b>0</b> | | PFC3 | 7 0 | 0 | | | PFC33 | PFC32 | | | | PFC3 | 7<br>0 | | PFC35 | PFC34 | | PFC32 | | | | PFC3 | 7 0 | 0 | | PFC34 | PFC33 | PFC32 | | | | PFC3 | 7<br>0 | 0<br>PFC3n | PFC35 | PFC34 | PFC33 | PFC32 | | | **Remarks 1.** n = 8, 9 **2.** $\times$ = don't care ## 17.1.2 CSIB0 and I2C01 mode switching In the V850ES/JF3-L, CSIB0 and I<sup>2</sup>C01 are alternate functions of the same pin and therefore cannot be used simultaneously. Set I<sup>2</sup>C01 in advance, using the PMC4 and PFC4 registers, before use. Caution The transmit/receive operation of CSIB0 and I<sup>2</sup>C01 is not guaranteed if these functions are switched during transmission or reception. Be sure to disable the one that is not used. Figure 17-2. CSIB0 and I<sup>2</sup>C01 Mode Switch Settings #### 17.2 Features I<sup>2</sup>C00 and I<sup>2</sup>C01 have the following two modes. - · Operation stopped mode - I<sup>2</sup>C (Inter IC) bus mode (multimasters supported) ## (1) Operation stopped mode In this mode, serial transfers are not performed, thus enabling a reduction in power consumption. ## (2) I<sup>2</sup>C bus mode (multimaster support) This mode is used for 8-bit data transfers with several devices via two lines: a serial clock pin (SCL0n) and a serial data bus pin (SDA0n). This mode complies with the I<sup>2</sup>C bus format and the master device can generate "start condition", "address", "transfer direction specification", "data", and "stop condition" data to the slave device via the serial data bus. The slave device automatically detects the received statuses and data by hardware. This function can simplify the part of an application program that controls the I<sup>2</sup>C bus. Since SCL0n and SDA0n pins are used for N-ch open-drain outputs, I<sup>2</sup>C0n requires pull-up resistors for the serial clock line and the serial data bus line. **Remark** n = 0, 1 ## 17.3 Configuration The block diagram of the I<sup>2</sup>C0n is shown below. Internal bus IIC status register n (IICSn) MSTSn ALDn EXCn COIn TRCn ACKDn STDn SPDn IIC control register n (IICCn) IICEn LRELn WRELn SPIEN WTIMN ACKEN STTN SPTN Start Slave address Clear condition register n (SVAn) SDA0n ⊚-Set generator Match Noise eliminator Stop condition SO latch IIC shift Q CLn1. register n (IICn) generator DFCn CLn0 Data retention time TRCn correction circuit N-ch open-drain output Acknowledge Output control generator Wakeup controller Acknowledge detector Start condition detector Stop condition detector SCL0n<sub>©</sub> Interrupt request Noise Serial clock counter signal generator eliminator IICSn.MSTSn, Serial clock EXCn, COIn -DFCn Serial clock wait controller IIC shift register n controller Bus status (IICn) N-ch open-drain detector IICCn.STTn, SPTn output IICSn.MSTSn, EXCn, COIn fxx Prescaler Prescaler fxx to fxx/5 OCKSENm OCKSTHm CLDn DADn SMCn DFCn CLn1 CLn0 STCFn | IICBSYn | STCENn | IICRSVn OCKSm1 OCKSm0 CLXn IIC division clock select IIC clock select IIC function expansion IIC flag register n register m (OCKSm) register n (IICCLn) register n (IICXn) (IICFn) Internal bus Figure 17-3. Block Diagram of I2C0n m = 0, 1 **Remark** n = 0, 1 A serial bus configuration example is shown below. $+V_{\text{DD}}$ Master CPU1 Master CPU2 Serial data bus SDA SDA Slave CPU2 Slave CPU1 Serial clock SCL SCL Address 1 Address 2 SDA Slave CPU3 SCL Address 3 SDA Slave IC SCL Address 4 SDA Slave IC SCL Address N Figure 17-4. Serial Bus Configuration Example Using I<sup>2</sup>C Bus $I^2$ C0n includes the following hardware (n = 0, 1). Table 17-1. Configuration of I<sup>2</sup>C0n | Item | Configuration | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Registers | IIC shift register n (IICn) Slave address register n (SVAn) | | Control registers | IIC control register n (IICCn) IIC status register n (IICSn) IIC flag register n (IICF0n) IIC clock select register n (IICCLn) IIC function expansion register n (IICXn) IIC division clock select registers 0, 1 (OCKS0, OCKS1) | ### (1) IIC shift register n (IICn) The IICn register converts 8-bit serial data into 8-bit parallel data and vice versa, and can be used for both transmission and reception (n = 0, 1). Write and read operations to the IICn register are used to control the actual transmit and receive operations. This register can be read or written in 8-bit units. Reset sets this register to 00H. ## (2) Slave address register n (SVAn) The SVAn register sets local addresses when in slave mode (n = 0, 1). This register can be read or written in 8-bit units. Reset sets this register to 00H. #### (3) SO latch The SO latch is used to retain the output level of the SDA0n pin (n = 0, 1). ### (4) Wakeup controller This circuit generates an interrupt request signal (INTIICn) when the address received by this register matches the address value set to the SVAn register or when an extension code is received (n = 0, 1). #### (5) Prescaler This selects the sampling clock to be used. ## (6) Serial clock counter This counter counts the serial clocks that are output and the serial clocks that are input during transmit/receive operations and is used to verify that 8-bit data was transmitted or received. ### (7) Interrupt request signal generator This circuit controls the generation of interrupt request signals (INTIICn). An I<sup>2</sup>C interrupt is generated following either of two triggers. - Falling edge of eighth or ninth clock of the serial clock (set by IICCn.WTIMn bit) - Interrupt occurrence due to stop condition detection (set by IICCn.SPIEn bit) **Remark** n = 0, 1 ## (8) Serial clock controller In master mode, this circuit generates the clock output via the SCL0n pin from the sampling clock (n = 0, 1). #### (9) Serial clock wait controller This circuit controls the wait timing. ### (10) ACK generator, stop condition detector, start condition detector, and ACK detector These circuits are used to generate and detect various statuses. #### (11) Data hold time correction circuit This circuit generates the hold time for data corresponding to the falling edge of the SCL0n pin. ### (12) Start condition generator A start condition is generated when the IICCn.STTn bit is set. However, in the communication reservation disabled status (IICFn.IICRSVn bit = 1), this request is ignored and the IICFn.STCFn bit is set to 1 if the bus is not released (IICFn.IICBSYn bit = 1). ### (13) Stop condition generator A stop condition is generated when the IICCn.SPTn bit is set. #### (14) Bus status detector Whether the bus is released or not is ascertained by detecting a start condition and stop condition. However, the bus status cannot be detected immediately after operation, so set the bus status detector to the initial status by using the IICFn.STCENn bit. # 17.4 Registers I<sup>2</sup>C00 and I<sup>2</sup>C01 are controlled by the following registers. - IIC control registers 0, 1 (IICC0, IICC1) - IIC status registers 0, 1 (IICS0, IICS1) - IIC flag registers 0, 1 (IICF0, IICF1) - IIC clock select registers 0, 1 (IICCL0, IICCL1) - IIC function expansion registers 0, 1 (IICX0, IICX1) - IIC division clock select registers 0, 1 (OCKS0, OCKS1) The following registers are also used. - IIC shift registers 0, 1 (IIC0, IIC1) - Slave address registers 0, 1 (SVA0, SVA1) Remark For the alternate-function pin settings, see Table 4-15 Settings When Port Pins Are Used for Alternate Functions. ### (1) IIC control registers 0, 1 (IICC0, IICC1) The IICCn register enables/stops $I^2$ COn operations, sets the wait timing, and sets other $I^2$ C operations (n = 0, 1). These registers can be read or written in 8-bit or 1-bit units. However, set the SPIEn, WTIMn, and ACKEn bits when the IICEn bit is 0 or during the wait period. When setting the IICEn bit from "0" to "1", these bits can also be set at the same time. Reset sets these registers to 00H. (1/4) | After reset: | 00H | R/W | Addres | ss: IICC0 FF | FFFD82H, II | CC1 FFFFF | )92H | | |--------------|-------|-------|--------|--------------|-------------|-----------|------|------| | | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | IICCn | IICEn | LRELn | WRELn | SPIEn | WTIMn | ACKEn | STTn | SPTn | | (n 0 1) | | | | | | | | | (n = 0, 1) | IICEn | Specification of I <sup>2</sup> Cn operation enable/disable | | | | |--------------------------|-----------------------------------------------------------------------------------------|--------------------|--|--| | 0 | Operation stopped. IICSn register reset <sup>Note 1</sup> . Internal operation stopped. | | | | | 1 | Operation enabled. | | | | | Be sure to | Be sure to set this bit to 1 when the SCL0n and SDA0n lines are high level. | | | | | Condition for | condition for clearing (IICEn bit = 0) Condition for setting (IICEn bit = 1) | | | | | Cleared b After rese | by instruction<br>et | Set by instruction | | | | LRELn <sup>Note 2</sup> | Exit from communications | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Normal operation | | 1 | This exits from the current communication operation and sets standby mode. This setting is automatically cleared after being executed. Its uses include cases in which a locally irrelevant extension code has been received. The SCL0n and SDA0n lines are set to high impedance. The STTn and SPTn bits and the MSTSn, EXCn, COIn, TRCn, ACKDn, and STDn bits of the IICSn register are cleared. | The standby mode following exit from communications remains in effect until the following communication entry conditions are met. - After a stop condition is detected, restart is in master mode. - An address match occurs or an extension code is received after the start condition. | Condition for clearing (LRELn bit = 0) | Condition for setting (LRELn bit = 1) | |-------------------------------------------------------|---------------------------------------| | Automatically cleared after execution After reset | Set by instruction | | WRELn <sup>Note 2</sup> | Wait state cancellation control | | | |-------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------|--| | 0 | Wait state not canceled | | | | 1 | Wait state canceled. This setting is automatically cleared after wait state is canceled. | | | | Condition for clearing (WRELn bit = 0) | | Condition for setting (WRELn bit = 1) | | | Automatically cleared after execution After reset | | Set by instruction | | Notes 1. The IICSn register, IICFn.STCFn and IICFn.IICBSYn bits, and IICCLn.CLDn and IICCLn.DADn bits are reset. 2. This flag's signal is invalid when the IICEn bit = 0. Caution If the I<sup>2</sup>Cn operation is enabled (IICEn bit = 1) when the SCL0n line is high level and the SDA0n line is low level, the start condition is detected immediately. To avoid this, after enabling the I<sup>2</sup>Cn operation, immediately set the LRELn bit to 1 with a bit manipulation instruction. **Remark** The LRELn and WRELn bits are 0 when read after the data has been set. 2/41 | SPIEn <sup>Note</sup> | Enable/disable generation of interrupt request when stop condition is detected | | | |----------------------------------------|--------------------------------------------------------------------------------|---------------------------------------|--| | 0 | Disabled | | | | 1 | Enabled | | | | Condition for | clearing (SPIEn bit = 0) | Condition for setting (SPIEn bit = 1) | | | Cleared by instruction After reset | | Set by instruction | | | WTIMn <sup>Note</sup> | Control of wait state and interrupt request generation | | | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | Interrupt request is generated at the eighth clock's falling edge. Master mode: After output of eight clocks, clock output is set to low level and the wait state is set. Slave mode: After input of eight clocks, the clock is set to low level and the wait state is set for the master device. | | | | 1 | Interrupt request is generated at the ninth clock's falling edge. Master mode: After output of nine clocks, clock output is set to low level and the wait state is set. Slave mode: After input of nine clocks, the clock is set to low level and the wait state is set for the master device. | | | | During addre | During address transfer, an interrupt occurs at the falling edge of the ninth clock regardless of this bit setting. This | | | During address transfer, an interrupt occurs at the falling edge of the ninth clock regardless of this bit setting. This bit setting becomes valid when the address transfer is completed. In master mode, a wait state is inserted at the falling edge of the ninth clock during address transfer. For a slave device that has received a local address, a wait state is inserted at the falling edge of the ninth clock after $\overline{ACK}$ is generated. When the slave device has received an extension code, however, a wait state is inserted at the falling edge of the eighth clock. | Condition for clearing (WTIMn bit = 0) | Condition for setting (WTIMn bit = 1) | |----------------------------------------|---------------------------------------| | Cleared by instruction After reset | Set by instruction | | ACKEn <sup>Note</sup> | Acknowledgment control | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------|--|--| | 0 | Acknowledgment disabled. | | | | | 1 | Acknowledgment enabled. During the ninth clock period, the SDA0n line is set to low level. | | | | | The ACKEn bit setting is invalid for address reception by the slave device. In this case, ACK is generated when the addresses match. However, the ACKEn bit setting is valid for reception of the extension code. Set the ACKEn bit in the system that receives the extension code. | | | | | | Condition for clearing (ACKEn bit = 0) | | Condition for setting (ACKEn bit = 1) | | | | Cleared by instruction After reset | | Set by instruction | | | Note This flag's signal is invalid when the IICEn bit = 0. **Remark** n = 0, 1 (3/4) | STTn | Start condition trigger | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | 0 | Start condition is not generated. | | | 1 | When bus is released (in STOP mode): A start condition is generated (for starting as master). The SDA0n line is changed from high level to low level while the SCLn line is high level and then the start condition is generated. Next, after the rated amount of time has elapsed, the SCL0n line is changed to low level. During communication with a third party: If the communication reservation function is enabled (IICFn.IICRSVn bit = 0) • This trigger functions as a start condition reserve flag. When set to 1, it releases the bus and then automatically generates a start condition. If the communication reservation function is disabled (IICRSVn = 1) • The IICFn.STCFn bit is set to 1 and information set (1) to the STTn bit is cleared. This trigger does not generate a start condition. In the wait state (when master device): A restart condition is generated after the wait state is released. | | | Cautions concerning set timing For master reception: Cannot be set to 1 during transfer. Can be set to 1 only when the ACKEn bit has been set to 0 and the slave has been notified of final reception. For master transmission: A start condition cannot be generated normally during the ACK period. Set to 1 during the wait period that follows output of the ninth clock. For slave: Even when the communication reservation function is disabled (IICRSVn bit = 1), the communication reservation status is entered. • Setting to 1 at the same time as the SPTn bit is prohibited. • When the STTn bit is set to 1, setting the STTn bit to 1 again is disabled until the setting is cleared to 0. | | | | | or clearing (STTn bit = 0) | Condition for setting (STTn bit = 1) | | When the STTn bit is set to 1 in the communication reservation disabled status Cleared by loss in arbitration Cleared after start condition is generated by master device When the LRELn bit = 1 (communication save) When the IICEn bit = 0 (operation stop) | | Set by instruction | Remarks 1. The STTn bit is 0 if it is read immediately after data setting. **2.** n = 0, 1 • After reset (4/4) | SPTn | Stop condition trigger | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Stop condition is not generated. | | | 1 | Stop condition is generated (termination of master device's transfer). After the SDA0n line goes to low level, either set the SCL0n line to high level or wait until the SCL0n pin goes to high level. Next, after the rated amount of time has elapsed, the SDA0n line is changed from low level to high level and a stop condition is generated. | | | Cautions concerning set timing For master reception: Cannot be set to 1 during transfer. Can be set to 1 only when the ACKEn bit has been set to 0 and during the wait period | | | after the slave has been notified of final reception. For master transmission: A stop condition cannot be generated normally during the $\overline{ACK}$ reception period. Set to 1 during the wait period that follows output of the ninth clock. • Cannot be set to 1 at the same time as the STTn bit. - The SPTn bit can be set to 1 only when in master mode Note. - When the WTIMn bit has been set to 0, if the SPTn bit is set to 1 during the wait period that follows output of eight clocks, note that a stop condition will be generated during the high-level period of the ninth clock. The WTIMn bit should be changed from 0 to 1 during the wait period following output of eight clocks, and the SPTn bit should be set to 1 during the wait period that follows output of the ninth clock. - When the SPTn bit is set to 1, setting the SPTn bit to 1 again is disabled until the setting is cleared to 0. | Condition for clearing (SPTn bit = 0) | Condition for setting (SPTn bit = 1) | |--------------------------------------------------------|--------------------------------------| | Cleared by loss in arbitration | Set by instruction | | Automatically cleared after stop condition is detected | | | When the LRELn bit = 1 (communication save) | | | When the IICEn bit = 0 (operation stop) | | | After reset | | **Note** Set the SPTn bit to 1 only in master mode. However, when the IICRSVn bit is 0, the SPTn bit must be set to 1 and a stop condition generated before the first stop condition is detected following the switch to the operation enabled status. For details, see **17.15 Cautions**. Caution When the TRCn bit = 1, the WRELn bit is set to 1 during the ninth clock and the wait state is canceled, after which the TRCn bit is cleared to 0 and the SDA0n line is set to high impedance. **Remarks 1.** The SPTn bit is 0 if it is read immediately after data setting. **2.** n = 0, 1 # (2) IIC status registers 0, 1 (IICS0, IICS1) The IICSn register indicates the status of $I^2COn$ (n = 0, 1). These registers are read-only, in 8-bit or 1-bit units. However, the IICSn register can only be read when the IICCn.STTn bit is 1 or during the wait period. Reset sets these registers to 00H. Caution Accessing the IICSn register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - . When the CPU operates with the internal oscillation clock (1/3) | After reset: 0 | 00H | R | Address | s: IICS0 FFFI | FFD86H, IIC | S1 FFFFFD9 | 16H | | |----------------|-------|------|---------|---------------|-------------|------------|------|------| | | <7> | <6> | <5> | <4> | <3> | <2> | <1> | <0> | | IICSn | MSTSn | ALDn | EXCn | COIn | TRCn | ACKDn | STDn | SPDn | | | | - | - | - | | | | - | (n = 0, 1) | MSTSn | Master device status | | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--| | 0 | Slave device status or communication standby status | | | | 1 | Master device communication status | | | | Condition | Condition for clearing (MSTSn bit = 0) Condition for setting (MSTSn bit = 1) | | | | When the Cleared | stop condition is detected e ALDn bit = 1 (arbitration loss) by LRELn bit = 1 (communication save) e IICEn bit changes from 1 to 0 (operation | When a start condition is generated | | | ALDn | Arbitration loss detection | | | |-------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------|--| | 0 | This status means either that there was no arbitration or that the arbitration result was a "win | | | | 1 | This status indicates the arbitration result was a "loss". The MSTSn bit is cleared to 0. | | | | Condition for clearing (ALDn bit = 0) | | Condition for setting (ALDn bit = 1) | | | Automatically cleared after the IICSn register is read Note | | When the arbitration result is a "loss". | | | When the IICEn bit changes from 1 to 0 (operation stop) | | | | | After reset | | | | | EXCn | Detection of extension code reception | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Extension code was not received. | | | | 1 | Extension code was received. | | | | Condition for clearing (EXCn bit = 0) | | Condition for setting (EXCn bit = 1) | | | When a start condition is detected When a stop condition is detected Cleared by LRELn bit = 1 (communication save) When the IICEn bit changes from 1 to 0 (operation stop) After reset | | When the higher four bits of the received address data are either "0000" or "1111" (set at the rising edge of the eighth clock). | | **Note** This bit is also cleared when a bit manipulation instruction is executed for another bit in the IICSn register. (2/3) | COIn | Matching address detection | | | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--| | 0 | Addresses do not match. | | | | 1 | Addresses match. | | | | Condition for clearing (COIn bit = 0) | | Condition for setting (COIn bit = 1) | | | When a s Cleared | start condition is detected stop condition is detected by LRELn bit = 1 (communication save) e IICEn bit changes from 1 to 0 (operation et | When the received address matches the local address (SVAn register) (set at the rising edge of the eighth clock). | | | TRCn | Transmit/receive status detection | | | |------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Receive status (other than transmit status). The SDA0n line is set to high impedance. | | | | 1 | Transmit status. The value in the SO latch is enabled for output to the SDA0n line (valid state the falling edge of the first byte's ninth clock). | | | | Condition f | or clearing (TRCn bit = 0) | Condition for setting (TRCn bit = 1) | | | Cleared to the stop) Cleared to the loss) After resembles when "1" direction Slave | is output to the first byte's LSB (transfer specification bit) | Master When a start condition is generated When "0" is output to the first byte's LSB (transfer direction specification bit) Slave When "1" is input by the first byte's LSB (transfer direction specification bit) | | | When a start condition is detected When not used for communication | | | | | ACKDn | ACK detection | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------|--| | 0 | ACK was not detected. | | | | 1 | ACK was detected. | | | | Condition for clearing (ACKDn bit = 0) | | Condition for setting (ACKD bit = 1) | | | When a stop condition is detected At the rising edge of the next byte's first clock Cleared by LRELn bit = 1 (communication save) When the IICEn bit changes from 1 to 0 (operation stop) After reset | | After the SDA0n bit is set to low level at the rising<br>edge of the SCL0n pin's ninth clock | | **Note** The TRCn bit is cleared to 0 and SDA0n line becomes high impedance when the WRELn bit is set to 1 and the wait state is canceled to 0 at the ninth clock by TRCn bit = 1. **Remark** n = 0, 1 (3/3) | STDn | Start condition detection | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------|--| | 0 | Start condition was not detected. | | | | 1 | Start condition was detected. This indicates that the address transfer period is in effect | | | | Condition for clearing (STDn bit = 0) Condition for setting (STDn bit = 1) | | Condition for setting (STDn bit = 1) | | | When a stop condition is detected At the rising edge of the next byte's first clock following address transfer Cleared by LRELn bit = 1 (communication save) When the IICEn bit changes from 1 to 0 (operation stop) | | When a start condition is detected | | | SPDn | Stop condition detection | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------|--| | 0 | Stop condition was not detected. | | | | 1 | Stop condition was detected. The master device's communication is terminated and the bus is released. | | | | Condition f | or clearing (SPDn bit = 0) | Condition for setting (SPDn bit = 1) | | | At the rising edge of the address transfer byte's first clock following setting of this bit and detection of a start condition When the IICEn bit changes from 1 to 0 (operation stop) After reset | | When a stop condition is detected | | **Remark** n = 0, 1 # (3) IIC flag registers 0, 1 (IICF0, IICF1) The IICFn register sets the I<sup>2</sup>C0n operation mode and indicates the I<sup>2</sup>C bus status. These registers can be read or written in 8-bit or 1-bit units. However, the STCFn and IICBSYn bits are read-only. IICRSVn enables/disables the communication reservation function (see 17.14 Communication Reservation). The initial value of the IICBSYn bit is set by using the STCENn bit (see 17.15 Cautions). The IICRSVn and STCENn bits can be written only when operation of $I^2C0n$ is disabled (IICCn.IICEn bit = 0). After operation is enabled, IICFn can be read (n = 0, 1). Reset sets these registers to 00H. R/W<sup>Note</sup> After reset: 00H Address: IICF0 FFFFD8AH, IICF1 FFFFD9AH <7> <6> <1> <0> IICFn STCFn **IICBSYn** 0 0 0 **STCENn IICRSVn** (n = 0, 1) | STCFn | STTn bit clear | | | |----------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------|--| | 0 | Start condition issued | | | | 1 | Start condition cannot be issued, STTn bit cleared | | | | Condition for clearing (STCFn bit = 0) | | Condition for setting (STCFn bit = 1) | | | Cleared by IICCn.STTn bit = 1 When the IICCn.IICEn bit = 0 | | When start condition is not issued and STTn flag is<br>cleared to 0 during communication reservation is | | disabled (IICRSVn bit = 1). | IICBSYn | I <sup>2</sup> C0n bus status | | | |----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--| | 0 | Bus released status (default communication status when STCENn bit = 1) | | | | 1 | Bus communication status (default communication status when STCENn bit = 0) | | | | Condition for clearing (IICBSYn bit = 0) | | Condition for setting (IICBSYn bit = 1) | | | <ul> <li>When stop condition is detected</li> <li>When the IICEn bit = 0</li> <li>After reset</li> </ul> | | <ul> <li>When start condition is detected</li> <li>By setting the IICEn bit when the STCENn bit = 0</li> </ul> | | | STCENn | Initial start enable trigger | | | |--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------|--| | 0 | Start conditions cannot be generated until a stop condition is detected following operation enable (IICEn bit = 1). | | | | 1 | Start conditions can be generated even if a stop condition is not detected following operation enable (IICEn bit = 1). | | | | Condition f | Condition for clearing (STCENn bit = 0) Condition for setting (STCENn bit = 1) | | | | When start condition is detected After reset | | Setting by instruction | | | IICRSVn | Communication reservation function disable bit | | | | | | |-------------------------|------------------------------------------------|-----------------------------------------|--|--|--|--| | 0 | Communication reservation enabled | | | | | | | 1 | Communication reservation disabled | | | | | | | Condition f | for clearing (IICRSVn bit = 0) | Condition for setting (IICRSVn bit = 1) | | | | | | Clearing After rese | by instruction<br>et | Setting by instruction | | | | | Note Bits 6 and 7 are read-only bits. After reset Cautions 1. Write the STCENn bit only when operation is stopped (IICEn bit = 0). - 2. When the STCENn bit = 1, the bus released status (IICBSYn bit = 0) is recognized regardless of the actual bus status immediately after the I<sup>2</sup>Cn bus operation is enabled. Therefore, to issue the first start condition (STTn bit = 1), it is necessary to confirm that the bus has been released, so as to not disturb other communications. - 3. Write the IICRSVn bit only when operation is stopped (IICEn bit = 0). V850ES/JF3-L CAPTER 17 I2C BUS ## (4) IIC clock select registers 0, 1 (IICCL0, IICCL1) The IICCLn register sets the transfer clock for I<sup>2</sup>C0n. These registers can be read or written in 8-bit or 1-bit units. However, the CLDn and DADn bits are read-only. Set the IICCLn register when the IICCn.IICEn bit = 0. The SMCn, CLn1, and CLn0 bits are set by the combination of the IICXn.CLXn bit and the OCKSTHm, OCKSm1, and OCKSm0 bits of the OCKSm register (see 17.4 (6) $l^2$ COn transfer clock setting method) (n = 0 to 2, m = 0, 1). Reset sets these registers to 00H. | After reset: 00H | | R/W <sup>Note</sup> | Address | Address: IICCL0 FFFFFD84H, IICCL1 FFFFFD94H | | | | | | |------------------|---|---------------------|---------|---------------------------------------------|------|------|------|------|--| | | 7 | 6 | <5> | <4> | 3 | 2 | 1 | 0 | | | IICCLn | 0 | 0 | CLDn | DADn | SMCn | DFCn | CLn1 | CLn0 | | | (n = 0, 1) | | | | | | | | | | | CLDn | Detection of SCL0n pin lev | rel (valid only when IICCn.IICEn bit = 1) | | | |-----------|-----------------------------------------------------------------|-------------------------------------------|--|--| | 0 | The SCL0n pin was detected at low level. | | | | | 1 | The SCL0n pin was detected at high level. | | | | | Condition | for clearing (CLDn bit = 0) | Condition for setting (CLDn bit = 1) | | | | | e SCL0n pin is at low level e IICEn bit = 0 (operation stop) et | When the SCL0n pin is at high level | | | | DADn | Detection of SDA0n pin | level (valid only when IICEn bit = 1) | |-------------|-----------------------------------------------------------------|---------------------------------------| | 0 | The SDA0n pin was detected at low level. | | | 1 | The SDA0n pin was detected at high level. | | | Condition f | or clearing (DADn bit = 0) | Condition for setting (DAD0n bit = 1) | | | e SDA0n pin is at low level e IICEn bit = 0 (operation stop) et | When the SDA0n pin is at high level | | SMCn | Operation mode switching | |------|-------------------------------| | 0 | Operation in standard mode. | | 1 | Operation in high-speed mode. | | DFCn | Digital filter operation control | |------|----------------------------------| | 0 | Digital filter off. | | 1 | Digital filter on. | The digital filter can be used only in high-speed mode. In high-speed mode, the transfer clock does not vary regardless of the DFCn bit setting (on/off). The digital filter is used to eliminate noise in high-speed mode. Note Bits 4 and 5 are read-only bits. Caution Be sure to clear bits 7 and 6 to "0". **Remark** When the IICCn.IICEn bit = 0, 0 is read when reading the CLDn and DADn bits. ### (5) IIC function expansion registers 0, 1 (IICX0, IICX1) The IICXn register sets I<sup>2</sup>C0n function expansion (valid only in the high-speed mode). These registers can be read or written in 8-bit or 1-bit units. Setting of the CLXn bit is performed in combination with the SMCn, CLn1, and CLn0 bits of the IICCLn register and the OCKSTHm, OCKSm1, and OCKSm0 bits of the OCKSm register (see 17.4 (6) $I^2$ COn transfer clock setting method) (m = 0, 1). Set the IICXn register when the IICCn.IICEn bit = 0. Reset sets these registers to 00H. ### (6) I2COn transfer clock setting method The I<sup>2</sup>C0n transfer clock frequency (fscL) is calculated using the following expression (n = 0 to 2). $$f_{SCL} = 1/(m \times T + t_R + t_F)$$ m = 12, 18, 24, 36, 44, 48, 54, 60, 66, 72, 86, 88, 96, 132, 172, 176, 198, 220, 258, 344 (see **Table 17-2 Clock Settings**). T: 1/fxx tr: SCL0n pin rise time tr: SCL0n pin fall time For example, the $I^2COn$ transfer clock frequency (fscL) when fxx = 19.2 MHz, m = 198, tn = 200 ns, and tr = 50 ns is calculated using following expression. $$f_{SCL} = 1/(198 \times 52 \text{ ns} + 200 \text{ ns} + 50 \text{ ns}) \cong 94.7 \text{ kHz}$$ The clock to be selected can be set by the combination of the SMCn, CLn1, and CLn0 bits of the IICCLn register, the CLXn bit of the IICXn register, and the OCKSTHm, OCKSm1, and OCKSm0 bits of the OCKSm register (n = 0, 1, m = 0, 1). Table 17-2. Clock Settings (1/2) | IICX0 | | IICCL0 | | Selection Clock | Transfer Settable Main Clock | | Operating | |-------|-----------|----------|-------|------------------------------|------------------------------|-----------------------------|------------------------| | Bit 0 | Bit 3 | Bit 1 | Bit 0 | | Clock | Frequency (fxx) Range | Mode | | CLX0 | SMC0 | CL01 | CL00 | | | | | | 0 | 0 | 0 | 0 | fxx (when OCKS0 = 18H set) | fxx/44 | 2.50 MHz ≤ fxx ≤ 4.19 MHz | Standard | | | | | | fxx/2 (when OCKS0 = 10H set) | fxx/88 | 4.00 MHz ≤ fxx ≤ 8.38 MHz | mode | | | | | | fxx/3 (when OCKS0 = 11H set) | fxx/132 | 6.00 MHz ≤ fxx ≤ 12.57 MHz | (SMC0 bit = 0) | | | | | | fxx/4 (when OCKS0 = 12H set) | fxx/176 | 8.00 MHz ≤ fxx ≤ 16.76 MHz | | | | | | | fxx/5 (when OCKS0 = 13H set) | fxx/220 | 10.00 MHz ≤ fxx ≤ 20.00 MHz | | | 0 | 0 | 0 | 1 | fxx (when OCKS0 = 18H set) | fxx/86 | 4.19 MHz ≤ fxx ≤ 8.38 MHz | | | | | | | fxx/2 (when OCKS0 = 10H set) | fxx/172 | 8.38 MHz ≤ fxx ≤ 16.76 MHz | | | | | | | fxx/3 (when OCKS0 = 11H set) | fxx/258 | 12.57 MHz ≤ fxx ≤ 20.00 MHz | | | | | | | fxx/4 (when OCKS0 = 12H set) | fxx/344 | 16.76 MHz ≤ fxx ≤ 20.00 MHz | | | 0 | 0 | 1 | 0 | fxx <sup>Note</sup> | fxx/86 | 4.19 MHz ≤ fxx ≤ 8.38 MHz | | | 0 | 0 | 1 | 1 | fxx (when OCKS0 = 18H set) | fxx/66 | fxx = 6.40 MHz | | | | | | | fxx/2 (when OCKS0 = 10H set) | fxx/132 | fxx = 12.80 MHz | | | | | | | fxx/3 (when OCKS0 = 11H set) | fxx/198 | fxx = 19.20 MHz | | | 0 | 1 | 0 | × | fxx (when OCKS0 = 18H set) | fxx/24 | 4.19 MHz ≤ fxx ≤ 8.38 MHz | High-speed | | | | | | fxx/2 (when OCKS0 = 10H set) | fxx/48 | 8.00 MHz ≤ fxx ≤ 16.76 MHz | mode<br>(SMC0 bit = 1) | | | | | | fxx/3 (when OCKS0 = 11H set) | fxx/72 | 12.00 MHz ≤ fxx ≤ 20.00 MHz | (SIVIOU DIL = 1) | | | | | | fxx/4 (when OCKS0 = 12H set) | fxx/96 | 16.00 MHz ≤ fxx ≤ 20.00 MHz | | | 0 | 1 | 1 | 0 | fxx <sup>Note</sup> | fxx/24 | 4.00 MHz ≤ fxx ≤ 8.38 MHz | | | 0 | 1 | 1 | 1 | fxx (when OCKS0 = 18H set) | fxx/18 | fxx = 6.40 MHz | | | | | | | fxx/2 (when OCKS0 = 10H set) | fxx/36 | fxx = 12.80 MHz | | | | | | | fxx/3 (when OCKS0 = 11H set) | fxx/54 | fxx = 19.20 MHz | | | 1 | 1 | 0 | × | fxx (when OCKS0 = 18H set) | fxx/12 | 4.00 MHz ≤ fxx ≤ 4.19 MHz | | | | | | | fxx/2 (when OCKS0 = 10H set) | fxx/24 | 8.00 MHz ≤ fxx ≤ 8.38 MHz | | | | | | | fxx/3 (when OCKS0 = 11H set) | fxx/36 | 12.00 MHz ≤ fxx ≤ 12.57 MHz | | | | | | | fxx/4 (when OCKS0 = 12H set) | fxx/48 | 16.00 MHz ≤ fxx ≤ 16.67 MHz | | | | | | | fxx/5 (when OCKS0 = 13H set) | fxx/60 | fxx = 20.00 MHz | | | 1 | 1 | 1 | 0 | fxx <sup>Note</sup> | fxx/12 | 4.00 MHz ≤ fxx ≤ 4.19 MHz | | | | Other tha | an above | ) | Setting prohibited | - | _ | _ | Note Since the selection clock is fxx regardless of the value set to the OCKS0 register, clear the OCKS0 register to 00H ( $I^2C$ division clock stopped status). Remark ×: don't care Table 17-2. Clock Settings (2/2) | IICX1 | | IICCL1 | | Selection Clock | Transfer | Settable Main Clock | Operating | |-------|-----------|----------|-------|------------------------------|----------|-----------------------------|------------------------| | Bit 0 | Bit 3 | Bit 1 | Bit 0 | | Clock | Frequency (fxx) Range | Mode | | CLX1 | SMC1 | CL11 | CL10 | | | | | | 0 | 0 | 0 | 0 | fxx (when OCKS1 = 18H set) | fxx/44 | 2.50 MHz ≤ fxx ≤ 4.19 MHz | Standard | | | | | | fxx/2 (when OCKS1 = 10H set) | fxx/88 | 4.00 MHz ≤ fxx ≤ 8.38 MHz | mode | | | | | | fxx/3 (when OCKS1 = 11H set) | fxx/132 | 6.00 MHz ≤ fxx ≤ 12.57 MHz | (SMC1 bit = 0) | | | | | | fxx/4 (when OCKS1 = 12H set) | fxx/176 | 8.00 MHz ≤ fxx ≤ 16.76 MHz | | | | | | | fxx/5 (when OCKS1 = 13H set) | fxx/220 | 10.00 MHz ≤ fxx ≤ 20.00 MHz | | | 0 | 0 | 0 | 1 | fxx (when OCKS1 = 18H set) | fxx/86 | 4.19 MHz ≤ fxx ≤ 8.38 MHz | | | | | | | fxx/2 (when OCKS1 = 10H set) | fxx/172 | 8.38 MHz ≤ fxx ≤ 16.76 MHz | | | | | | | fxx/3 (when OCKS1 = 11H set) | fxx/258 | 12.57 MHz ≤ fxx ≤ 20.00 MHz | | | | | | | fxx/4 (when OCKS1 = 12H set) | fxx/344 | 16.76 MHz ≤ fxx ≤ 20.00 MHz | | | 0 | 0 | 1 | 0 | fxx <sup>Note</sup> | fxx/86 | 4.19 MHz ≤ fxx ≤ 8.38 MHz | | | 0 | 0 | 1 | 1 | fxx (when OCKS1 = 18H set) | fxx/66 | fxx = 6.40 MHz | | | | | | | fxx/2 (when OCKS1 = 10H set) | fxx/132 | fxx = 12.80 MHz | | | | | | | fxx/3 (when OCKS1 = 11H set) | fxx/198 | fxx = 19.20 MHz | | | 0 | 1 | 0 | × | fxx (when OCKS1 = 18H set) | fxx/24 | 4.19 MHz ≤ fxx ≤ 8.38 MHz | High-speed | | | | | | fxx/2 (when OCKS1 = 10H set) | fxx/48 | 8.00 MHz ≤ fxx ≤ 16.76 MHz | mode<br>(SMC1 bit = 1) | | | | | | fxx/3 (when OCKS1 = 11H set) | fxx/72 | 12.00 MHz ≤ fxx ≤ 20.00 MHz | (SIVICT DIL = 1) | | | | | | fxx/4 (when OCKS1 = 12H set) | fxx/96 | 16.00 MHz ≤ fxx ≤ 20.00 MHz | | | 0 | 1 | 1 | 0 | fxx <sup>Note</sup> | fxx/24 | 4.00 MHz ≤ fxx ≤ 8.38 MHz | | | 0 | 1 | 1 | 1 | fxx (when OCKS1 = 18H set) | fxx/18 | fxx = 6.40 MHz | | | | | | | fxx/2 (when OCKS1 = 10H set) | fxx/36 | fxx = 12.80 MHz | | | | | | | fxx/3 (when OCKS1 = 11H set) | fxx/54 | fxx = 19.20 MHz | | | 1 | 1 | 0 | × | fxx (when OCKS1 = 18H set) | fxx/12 | 4.00 MHz ≤ fxx ≤ 4.19 MHz | | | | | | | fxx/2 (when OCKS1 = 10H set) | fxx/24 | 8.00 MHz ≤ fxx ≤ 8.38 MHz | | | | | | | fxx/3 (when OCKS1 = 11H set) | fxx/36 | 12.00 MHz ≤ fxx ≤ 12.57 MHz | | | | | | | fxx/4 (when OCKS1 = 12H set) | fxx/48 | 16.00 MHz ≤ fxx ≤ 16.67 MHz | | | | | | | fxx/5 (when OCKS1 = 13H set) | fxx/60 | fxx = 20.00 MHz | | | 1 | 1 | 1 | 0 | fxx <sup>Note</sup> | fxx/12 | 4.00 MHz ≤ fxx ≤ 4.19 MHz | | | | Other tha | an above | ) | Setting prohibited | - | - | - | **Note** Since the selection clock is fxx regardless of the value set to the OCKS1 register, clear the OCKS1 register to 00H (I<sup>2</sup>C division clock stopped status). Remark ×: don't care ## (7) IIC division clock select registers 0, 1 (OCKS0, OCKS1) The OCKSm register controls the $I^2$ C0n division clock (n = 0, 1). These registers control the I<sup>2</sup>C00 division clock via the OCKS0 register and the I<sup>2</sup>C01 division clock via the OCKS1 register. These registers can be read or written in 8-bit units. Reset sets these registers to 00H. ## (8) IIC shift registers 0, 1 (IIC0, IIC1) The IICn register is used for serial transmission/reception (shift operations) synchronized with the serial clock. These registers can be read or written in 8-bit units, but data should not be written to the IICn register during a data transfer. Access (read/write) the IICn register only during the wait period. Accessing this register in communication states other than the wait period is prohibited. However, for the master device, the IICn register can be written once only after the transmission trigger bit (IICCn.STTn bit) has been set to 1. A wait state is released by writing the IICn register during the wait period, and data transfer is started (n = 0, 1). Reset sets these registers to 00H. | After reset: 00H | RΛ | V | Address: | IIC0 FFFFF | D80H, IIC1 F | FFFFD90H | | | |------------------|----|---|----------|------------|--------------|----------|---|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IICn | | | | | | | | | | (n = 0, 1) | | | • | | | | • | | # (9) Slave address registers 0, 1 (SVA0, SVA1) The SVAn register holds the $I^2C$ bus's slave address. These registers can be read or written in 8-bit units, but bit 0 should be fixed to 0. However, rewriting this register is prohibited when the IICSn.STDn bit = 1 (start condition detection). Reset sets these registers to 00H. | After reset: 00H | H R/ | w | Address: | SVA0 FFFF | FD83H, SVA | 1 FFFFFD93 | ВН | | |------------------|------|---|----------|-----------|------------|------------|----|---| | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SVAn | | | | | | | | 0 | | (n = 0, 1) | | | | | | | | | ### 17.5 I<sup>2</sup>C Bus Mode Functions # 17.5.1 Pin configuration The serial clock pin (SCL0n) and serial data bus pin (SDA0n) are configured as follows (n = 0, 1). SCL0n ......This pin is used for serial clock input and output. This pin is an N-ch open-drain output for both master and slave devices. Input is Schmitt input. SDA0n .....This pin is used for serial data input and output. This pin is an N-ch open-drain output for both master and slave devices. Input is Schmitt input. Since outputs from the serial clock line and the serial data bus line are N-ch open-drain outputs, an external pull-up resistor is required. Clock output Clock input Data output Data input Slave device SCLOn SCLOn SCLOn SCLOn SCLOn SCLOn SCLOn SCLOn SCLOn Data output Data output Data input Figure 17-5. Pin Configuration Diagram #### 17.6 I<sup>2</sup>C Bus Definitions and Control Methods The following section describes the I<sup>2</sup>C bus's serial data communication format and the signals used by the I<sup>2</sup>C bus. The transfer timing for the "start condition", "address", "transfer direction specification", "data", and "stop condition" generated on the I<sup>2</sup>C bus's serial data bus is shown below. Figure 17-6. I<sup>2</sup>C Bus Serial Data Transfer Timing The master device generates the start condition, slave address, and stop condition. ACK can be generated by either the master or slave device (normally, it is generated by the device that receives 8-bit data). The serial clock (SCL0n) is continuously output by the master device. However, in the slave device, the SCL0n pin's low-level period can be extended and a wait state can be inserted (n = 0, 1). ### 17.6.1 Start condition A start condition is met when the SCL0n pin is high level and the SDA0n pin changes from high level to low level. The start condition for the SCL0n and SDA0n pins is a signal that the master device outputs to the slave device when starting a serial transfer. The slave device can defect the start condition (n = 0, 1). Figure 17-7. Start Condition A start condition is output when the IICCn.STTn bit is set (1) after a stop condition has been detected (IICSn.SPDn bit = 1). When a start condition is detected, the IICSn.STDn bit is set (1) (n = 0, 1). Caution When the IICCn.IICEn bit of the V850ES/JF3-L is set to 1 while communications with other devices are in progress, the start condition may be detected depending on the status of the communication line. Be sure to set the IICCn.IICEn bit to 1 when the SCL0n and SDA0n lines are high level. #### 17.6.2 Addresses The 7 bits of data that follow the start condition are defined as an address. An address is a 7-bit data segment that is output in order to select one of the slave devices that are connected to the master device via the bus lines. Therefore, each slave device connected via the bus lines must have a unique address. The slave devices include hardware that detects the start condition and checks whether or not the 7-bit address data matches the data values stored in the SVAn register. If the address data matches the values of the SVAn register, the slave device is selected and communicates with the master device until the master device generates a start condition or stop condition (n = 0, 1). Figure 17-8. Address The slave address and the eighth bit, which specifies the transfer direction as described in 17.6.3 Transfer direction specification below, are written together to IIC shift register n (IICn) and then output. Received addresses are written to the IICn register (n = 0, 1). The slave address is assigned to the higher 7 bits of the IICn register. ### 17.6.3 Transfer direction specification In addition to the 7-bit address data, the master device sends 1 bit that specifies the transfer direction. When this transfer direction specification bit has a value of 0, it indicates that the master device is transmitting data to a slave device. When the transfer direction specification bit has a value of 1, it indicates that the master device is receiving data from a slave device. Figure 17-9. Transfer Direction Specification #### 17.6.4 ACK ACK is used to confirm the serial data status of the transmitting and receiving devices. The receiving device returns ACK for every 8 bits of data it receives. The transmitting device normally receives $\overline{ACK}$ after transmitting 8 bits of data. When $\overline{ACK}$ is returned from the receiving device, the reception is judged as normal and processing continues. The detection of $\overline{ACK}$ is confirmed with the IICSn.ACKDn bit. When the master device is the receiving device, after receiving the final data, it does not return $\overline{ACK}$ and generates the stop condition. When the slave device is the receiving device and does not return $\overline{ACK}$ , the master device generates either a stop condition or a restart condition, and then stops the current transmission. Failure to return $\overline{ACK}$ may be caused by the following factors. - (a) Reception was not performed normally. - (b) The final data was received. - (c) The receiving device (slave) does not exist for the specified address. When the receiving device sets the SDA0n line to low level during the ninth clock, $\overline{ACK}$ is generated (normal reception). When the IICCn.ACKEn bit is set to 1, automatic $\overline{ACK}$ generation is enabled. Transmission of the eighth bit following the 7 address data bits causes the IICSn.TRCn bit to be set. Normally, set the ACKEn bit to 1 for reception (TRCn bit = 0). When the slave device is receiving (when TRCn bit = 0), if the slave device cannot receive data or does not need to receive any more data, clear the ACKEn bit to 0 to indicate to the master that no more data can be received. Similarly, when the master device is receiving (when TRCn bit = 0) and the subsequent data is not needed, clear the ACKEn bit to 0 to prevent $\overline{ACK}$ from being generated. This notifies the slave device (transmitting device) of the end of the data transmission (transmission stopped). Figure 17-10. ACK When the local address is received, $\overline{ACK}$ is automatically generated regardless of the value of the ACKEn bit. No $\overline{ACK}$ is generated if the received address is not a local address (NACK). When receiving the extension code, set the ACKEn bit to 1 in advance to generate ACK. The ACK generation method during data reception is based on the wait timing setting, as described by the following. - When 8-clock wait is selected (IICCn.WTIMn bit = 0): ACK is generated at the falling edge of the SCL0n pin's eighth clock if the ACKEn bit is set to 1 before the wait state cancellation. - When 9-clock wait is selected (IICCn.WTIMn bit = 1): ACK is generated if the ACKEn bit is set to 1 in advance. **Remark** n = 0, 1 ### 17.6.5 Stop condition When the SCL0n pin is high level, changing the SDA0n pin from low level to high level generates a stop condition (n = 0, 1). A stop condition is generated when the master device outputs to the slave device when serial transfer has been completed. When used as the slave device, the start condition can be detected. Figure 17-11. Stop Condition A stop condition is generated when the IICCn.SPTn bit is set to 1. When the stop condition is detected, the IICSn.SPDn bit is set to 1 and the interrupt request signal (INTIICn) is generated when the IICCn.SPIEn bit is set to 1 (n = 0, 1). ### 17.6.6 Wait state A wait state is used to notify the communication partner that a device (master or slave) is preparing to transmit or receive data (i.e., is in a wait state). Setting the SCL0n pin to low level notifies the communication partner of the wait state. When the wait state has been canceled for both the master and slave devices, the next data transfer can begin (n = 0, 1). Figure 17-12. Wait State (1/2) Figure 17-12. Wait State (2/2) A wait state may be automatically generated depending on the setting of the IICCn.WTIMn bit (n = 0, 1). Normally, when the IICCn.WRELn bit is set to 1 or when FFH is written to the IICn register on the receiving side, the wait state is canceled and the transmitting side writes data to the IICn register to cancel the wait state. The master device can also cancel the wait state via either of the following methods. - By setting the IICCn.STTn bit to 1 - By setting the IICCn.SPTn bit to 1 #### 17.6.7 Wait state cancellation method In the case of $l^2C0n$ , wait state can be canceled normally in the following ways (n = 0, 1). - · By writing data to the IICn register - By setting the IICCn.WRELn bit to 1 (wait state cancellation) - By setting the IICCn.STTn bit to 1 (start condition generation) - By setting the IICCn.SPTn bit to 1 (stop condition generation) If any of these wait state cancellation actions is performed, I<sup>2</sup>C0n will cancel wait state and restart communication. When canceling wait state and sending data (including address), write data to the IICn register. To receive data after canceling wait state, or to complete data transmission, set the WRELn bit to 1. To generate a restart condition after canceling wait state, set the STTn bit to 1. To generate a stop condition after canceling wait state, set the SPTn bit to 1. Execute cancellation only once for each wait state. For example, if data is written to the IICn register following wait state cancellation by setting the WRELn bit to 1, conflict between the SDA0n line change timing and IICn register write timing may result in the data output to the SDA0n line may be incorrect. Even in other operations, if communication is stopped halfway, clearing the IICCn.IICEn bit to 0 will stop communication, enabling wait state to be cancelled. If the I<sup>2</sup>C bus dead-locks due to noise, etc., setting the IICCn.LRELn bit to 1 causes the communication operation to be exited, enabling wait state to be cancelled. # 17.7 I<sup>2</sup>C Interrupt Request Signals (INTIICn) The following shows the value of the IICSn register at the INTIICn interrupt request signal generation timing and at the INTIICn signal timing (n = 0, 1). # 17.7.1 Master device operation ## (1) Start ~ Address ~ Data ~ Data ~ Stop (normal transmission/reception) ## (2) Start ~ Address ~ Data ~ Start ~ Address ~ Data ~ Stop (restart) # (3) Start ~ Code ~ Data ~ Data ~ Stop (extension code transmission) # 17.7.2 Slave device operation (when receiving slave address data (address match)) (1) Start ~ Address ~ Data ~ Data ~ Stop ▲1: IICSn register = 0001X110B ▲2: IICSn register = 0001X000B ▲3: IICSn register = 0001X000B $\Delta$ 4: IICSn register = 00000001B Remarks 1. ▲: Always generated $\Delta$ : Generated only when IICCn.SPIEn bit = 1 X: don't care **2.** n = 0, 1 #### <2> When WTIMn bit = 1 ▲1: IICSn register = 0001X110B ▲2: IICSn register = 0001X100B ▲3: IICSn register = 0001XX00B $\Delta$ 4: IICSn register = 00000001B Remarks 1. ▲: Always generated $\Delta$ : Generated only when SPIEn bit = 1 X: don't care **2.** n = 0, 1 ### (2) Start ~ Address ~ Data ~ Start ~ Address ~ Data ~ Stop ## (3) Start ~ Address ~ Data ~ Start ~ Code ~ Data ~ Stop ## (4) Start ~ Address ~ Data ~ Start ~ Address ~ Data ~ Stop ### 17.7.3 Slave device operation (when receiving extension code) (1) Start ~ Code ~ Data ~ Data ~ Stop - Remarks 1. ▲: Always generated - $\Delta$ : Generated only when SPIEn bit = 1 - X: don't care - **2.** n = 0, 1 ### (2) Start ~ Code ~ Data ~ Start ~ Address ~ Data ~ Stop ### (3) Start ~ Code ~ Data ~ Start ~ Code ~ Data ~ Stop RENESAS ### (4) Start ~ Code ~ Data ~ Start ~ Address ~ Data ~ Stop ### 17.7.4 Operation without communication (1) Start ~ Code ~ Data ~ Data ~ Stop ## 17.7.5 Arbitration loss operation (operation as slave after arbitration loss) (1) When arbitration loss occurs during transmission of slave address data # (2) When arbitration loss occurs during transmission of extension code ### <1> When WTIMn bit = 0 ▲1: IICSn register = 0110X010B (Example: When ALDn bit is read during interrupt servicing) ▲2: IICSn register = 0010X000B ▲3: IICSn register = 0010X000B $\Delta$ 4: IICSn register = 00000001B Remarks 1. ▲: Always generated $\Delta$ : Generated only when SPIEn bit = 1 X: don't care **2.** n = 0, 1 #### <2> When WTIMn bit = 1 ▲1: IICSn register = 0110X010B (Example: When ALDn bit is read during interrupt servicing) ▲2: IICSn register = 0010X110B ▲3: IICSn register = 0010X100B ▲4: IICSn register = 0010XX00B $\Delta$ 5: IICSn register = 00000001B Remarks 1. ▲: Always generated $\Delta$ : Generated only when SPIEn bit = 1 X: don't care **2.** n = 0, 1 ### 17.7.6 Operation when arbitration loss occurs (no communication after arbitration loss) ### (1) When arbitration loss occurs during transmission of slave address data ST AD6 to AD0 RW ACK D7 to D0 ACK D7 to D0 ACK SP lack 1: IICSn register = 01000110B (Example: When IICSn.ALDn bit is read during interrupt servicing) $\Delta$ 2: IICSn register = 00000001B Remarks 1. lack : Always generated $\Delta$ : Generated only when IICCn.SPIEn bit = 1 2. n = 0, 1 # (2) When arbitration loss occurs during transmission of extension code # (3) When arbitration loss occurs during data transfer ### <1> When IICCn.WTIMn bit = 0 ▲1: IICSn register = 10001110B ▲2: IICSn register = 01000000B (Example: When ALDn bit is read during interrupt servicing) $\Delta$ 3: IICSn register = 00000001B Remarks 1. ▲: Always generated $\Delta$ : Generated only when SPIEn bit = 1 **2.** n = 0, 1 ### <2> When WTIMn bit = 1 ▲1: IICSn register = 10001110B ▲2: IICSn register = 01000100B (Example: When ALDn bit is read during interrupt servicing) $\Delta$ 3: IICSn register = 00000001B **Remarks 1. ▲**: Always generated $\Delta$ : Generated only when SPIEn bit = 1 **2.** n = 0, 1 # (4) When arbitration loss occurs due to restart condition during data transfer # <1> Not extension code (Example: Address mismatch) ▲1: IICSn register = 1000X110B ▲2: IICSn register = 01000110B (Example: When ALDn bit is read during interrupt servicing) $\Delta$ 3: IICSn register = 00000001B **Remarks 1. ▲**: Always generated $\Delta$ : Generated only when SPIEn bit = 1 X: don't care **2.** Dn = D6 to D0 n = 0, 1 #### <2> Extension code | ST AD6 to AD0 R/W ACK D7 to Dn ST AD6 to AD0 R/W ACK D7 to D0 | ĀCK | SP | |---------------------------------------------------------------|-----|----| |---------------------------------------------------------------|-----|----| ▲2 ▲1: IICSn register = 1000X110B ▲2: IICSn register = 0110X010B (Example: When ALDn bit is read during interrupt servicing) IICCn.LRELn bit is set to 1 by software $\Delta$ 3: IICSn register = 00000001B Remarks 1. ▲: Always generated $\Delta$ : Generated only when SPIEn bit = 1 X: don't care **2.** Dn = D6 to D0 n = 0, 1 $\Delta 3$ # (5) When arbitration loss occurs due to stop condition during data transfer ▲1: IICSn register = 1000X110B $\Delta$ 2: IICSn register = 01000001B **Remarks 1. ▲**: Always generated $\Delta$ : Generated only when SPIEn bit = 1 X: don't care **2.** Dn = D6 to D0 n = 0, 1 (6) When arbitration loss occurs due to low level of SDA0n pin when attempting to generate a restart condition ## (7) When arbitration loss occurs due to a stop condition when attempting to generate a restart condition # (8) When arbitration loss occurs due to low level of SDA0n pin when attempting to generate a stop condition ## 17.8 Interrupt Request Signal (INTIICn) Generation Timing and Wait Control The setting of the IICCn.WTIMn bit determines the timing by which the INTIICn register is generated and the corresponding wait control, as shown below (n = 0, 1). Table 17-3. INTIICn Generation Timing and Wait Control | WTIMn Bit | During Slave Device Operation | | | During | Master Device Op | eration | |-----------|-------------------------------|---------------------|---------------------|---------|------------------|-------------------| | | Address | Data Reception | Data Transmission | Address | Data Reception | Data Transmission | | 0 | 9 <sup>Notes 1, 2</sup> | 8 <sup>Note 2</sup> | 8 <sup>Note 2</sup> | 9 | 8 | 8 | | 1 | 9 <sup>Notes 1, 2</sup> | 9 <sup>Note 2</sup> | 9 <sup>Note 2</sup> | 9 | 9 | 9 | **Notes 1.** The slave device's INTIICn signal and wait period occur at the falling edge of the ninth clock only when there is a match with the address set to the SVAn register. At this point, the $\overline{ACK}$ is generated regardless of the value set to the IICCn.ACKEn bit. For a slave device that has received an extension code, the INTIICn signal occurs at the falling edge of the eighth clock. When the address does not match after restart, the INTIICn signal is generated at the falling edge of the ninth clock, but no wait occurs. - 2. If the received address does not match the contents of the SVAn register and an extension code is not received, neither the INTIICn signal nor a wait occurs. - **Remarks 1.** The numbers in the table indicate the number of the serial clock's clock signals. Interrupt requests and wait control are both synchronized with the falling edge of these clock signals. - **2.** n = 0, 1 ## (1) During address transmission/reception - Slave device operation: Interrupt and wait timing are determined regardless of the WTIMn bit. - Master device operation: Interrupt and wait timing occur at the falling edge of the ninth clock regardless of the WTIMn bit. #### (2) During data reception · Master/slave device operation: Interrupt and wait timing is determined according to the WTIMn bit. ### (3) During data transmission · Master/slave device operation: Interrupt and wait timing is determined according to the WTIMn bit. ## (4) Wait cancellation method The four wait cancellation methods are as follows. - By setting the IICCn.WRELn bit to 1 - By writing to the IICn register - By start condition setting (IICCn.STTn bit = 1)Note - By stop condition setting (IICCn.SPTn bit = 1)<sup>Note</sup> Note Master only When an 8-clock wait has been selected (WTIMn bit = 0), whether or not the $\overline{ACK}$ has been generated must be determined prior to wait cancellation. Remark n = 0, 1 ## (5) Stop condition detection The INTIICn signal is generated when a stop condition is detected. **Remark** n = 0, 1 #### 17.9 Address Match Detection Method In I<sup>2</sup>C bus mode, the master device can select a particular slave device by transmitting the corresponding slave address. Address match detection is performed automatically by hardware. The INTIICn signal occurs when a local address has been set to the SVAn register and when the address set to the SVAn register matches the slave address sent by the master device, or when an extension code has been received (n = 0, 1). #### 17.10 Error Detection In I<sup>2</sup>C bus mode, the status of the serial data bus pin (SDA0n) during data transmission is captured by the IICn register of the transmitting device, so the data of the IICn register prior to transmission can be compared with the transmitted IICn data to enable detection of transmission errors. A transmission error is judged as having occurred when the compared data values do not match (n = 0, 1). #### 17.11 Extension Code (1) When the higher 4 bits of the receive address are either 0000 or 1111, the extension code flag (IICSn.EXCn bit) is set for extension code reception and an interrupt request signal (INTIICn) is issued at the falling edge of the eighth clock (n = 0, 1). The local address stored in the SVAn register is not affected. - (2) If 11110xx0 is set to the SVAn register by a 10-bit address transfer and 11110xx0 is transferred from the master device, the results are as follows. Note that the INTIICn signal occurs at the falling edge of the eighth clock (n = 0, 1) - Higher four bits of data match: EXCn bit = 1 - Seven bits of data match: IICSn.COIn bit = 1 - (3) Since the processing after the interrupt request signal occurs differs according to the data that follows the extension code, such processing is performed by software. For example, when operation as a slave is not desired after the extension code is received, set the IICCn.LRELn bit to 1 and the CPU will enter the next communication wait state. Table 17-4. Extension Code Bit Definitions | Slave Address | R/W Bit | Description | |---------------|---------|---------------------------------------------------| | 0000 000 | 0 | General call address | | 0000 000 | 1 | Start byte | | 0000 001 | Х | CBUS address | | 0000 010 | Х | Address that is reserved for different bus format | | 1111 0xx | Х | 10-bit slave address specification | #### 17.12 Arbitration When several master devices simultaneously generate a start condition (when the IICCn.STTn bit is set to 1 before the IICSn.STDn bit is set to 1), communication between the master devices is performed while the number of clocks is adjusted until the data differs. This kind of operation is called arbitration (n = 0, 1). When one of the master devices loses in arbitration, an arbitration loss flag (IICSn.ALDn bit) is set to 1 via the timing by which the arbitration loss occurred, and the SCL0n and SDA0n lines are both set to high impedance, which releases the bus (n = 0, 1). Arbitration loss is detected based on the timing of the next interrupt request signal (INTIICn) (the eighth or ninth clock, when a stop condition is detected, etc.) and the setting of the ALDn bit to 1, which is made by software (n = 0, 1). For details of interrupt request timing, see 17.7 I<sup>2</sup>C Interrupt Request Signals (INTIICn). Figure 17-13. Arbitration Timing Example Table 17-5. Status During Arbitration and Interrupt Request Signal Generation Timing | Status During Arbitration | Interrupt Request Generation Timing | |--------------------------------------------------------------------------------|------------------------------------------------------------------------------------| | Transmitting address transmission | At falling edge of eighth or ninth clock following byte transfer <sup>Note 1</sup> | | Read/write data after address transmission | | | Transmitting extension code | | | Read/write data after extension code transmission | | | Transmitting data | | | ACK transfer period after data reception | | | When restart condition is detected during data transfer | | | When stop condition is detected during data transfer | When stop condition is generated (when IICCn.SPIEn bit = 1) <sup>Note 2</sup> | | When SDA0n pin is low level while attempting to generate restart condition | At falling edge of eighth or ninth clock following byte transfer <sup>Note 1</sup> | | When stop condition is detected while attempting to generate restart condition | When stop condition is generated (when IICCn.SPIEn bit = 1) <sup>Note 2</sup> | | When DSA0n pin is low level while attempting to generate stop condition | At falling edge of eighth or ninth clock following byte transfer <sup>Note 1</sup> | | When SCL0n pin is low level while attempting to generate restart condition | | - Notes 1. When the IICCn.WTIMn bit = 1, an INTIICn signal occurs at the falling edge of the ninth clock. When the WTIMn bit = 0 and the extension code's slave address is received, an INTIICn signal occurs at the falling edge of the eighth clock (n = 0, 1). - 2. When there is a possibility that arbitration will occur, set the SPIEn bit to 1 for master device operation (n = 0, 1). ## 17.13 Wakeup Function The I<sup>2</sup>C bus slave function is a function that generates an interrupt request signal (INTIICn) when a local address and extension code have been received. This function makes processing more efficient by preventing unnecessary the INTIICn signal from occurring when addresses do not match. When a start condition is detected, wakeup standby mode is set. This wakeup standby mode is in effect while addresses are transmitted due to the possibility that an arbitration loss may change the master device (which has generated a start condition) to a slave device. However, when a stop condition is detected, the IICCn.SPIEn bit is set regardless of the wakeup function, and this determines whether INTIICn signal is enabled or disabled (n = 0, 1). #### 17.14 Communication Reservation ## 17.14.1 When communication reservation function is enabled (IICFn.IICRSVn bit = 0) To start master device communications when not currently using the bus, a communication reservation can be made to enable transmission of a start condition when the bus is released. There are two modes in which the bus is not used. - · When arbitration results in neither master nor slave operation - When an extension code is received and slave operation is disabled (ACK is not returned and the bus was released when the IICCn.LRELn bit was set to 1) (n = 0, 1). If the IICCn.STTn bit is set to 1 while the bus is not used, a start condition is automatically generated and a wait status is set after the bus is released (after a stop condition is detected). When the bus release is detected (when a stop condition is detected), writing to the IICn register causes master address transfer to start. At this point, the IICCn.SPIEn bit should be set to 1 (n = 0, 1). When STTn has been set to 1, the operation mode (as start condition or as communication reservation) is determined according to the bus status (n = 0, 1). If the bus has been released .......A start condition is generated If the bus has not been released (standby mode).......Communication reservation To detect which operation mode has been determined for the STTn bit, set the STTn bit to 1, wait for the wait period, then check the IICSn.MSTSn bit (n = 0, 1). The wait periods, which should be set via software, are listed in Table 17-6. These wait periods can be set by the SMCn, CLn1, and CLn0 bits of the IICCLn register and the IICXn.CLXn bit (n = 0, 1). Table 17-6. Wait Periods | Clock Selection | CLXn | SMCn | CLn1 | CLn0 | Wait Period | |------------------------------|------|------|------|------|-------------| | fxx (when OCKSm = 18H set) | 0 | 0 | 0 | 0 | 26 clocks | | fxx/2 (when OCKSm = 10H set) | 0 | 0 | 0 | 0 | 52 clocks | | fxx/3 (when OCKSm = 11H set) | 0 | 0 | 0 | 0 | 78 clocks | | fxx/4 (when OCKSm = 12H set) | 0 | 0 | 0 | 0 | 104 clocks | | fxx/5 (when OCKSm = 13H set) | 0 | 0 | 0 | 0 | 130 clocks | | fxx (when OCKSm = 18H set) | 0 | 0 | 0 | 1 | 47 clocks | | fxx/2 (when OCKSm = 10H set) | 0 | 0 | 0 | 1 | 94 clocks | | fxx/3 (when OCKSm = 11H set) | 0 | 0 | 0 | 1 | 141 clocks | | fxx/4 (when OCKSm = 12H set) | 0 | 0 | 0 | 1 | 188 clocks | | fxx | 0 | 0 | 1 | 0 | 47 clocks | | fxx (when OCKSm = 18H set) | 0 | 0 | 1 | 1 | 37 clocks | | fxx/2 (when OCKSm = 10H set) | 0 | 0 | 1 | 1 | 74 clocks | | fxx/3 (when OCKSm = 11H set) | 0 | 0 | 1 | 1 | 111 clocks | | fxx (when OCKSm = 18H set) | 0 | 1 | 0 | × | 16 clocks | | fxx/2 (when OCKSm = 10H set) | 0 | 1 | 0 | × | 32 clocks | | fxx/3 (when OCKSm = 11H set) | 0 | 1 | 0 | × | 48 clocks | | fxx/4 (when OCKSm = 12H set) | 0 | 1 | 0 | × | 64 clocks | | fxx | 0 | 1 | 1 | 0 | 16 clocks | | fxx (when OCKSm = 18H set) | 0 | 1 | 1 | 1 | 13 clocks | | fxx/2 (when OCKSm = 10H set) | 0 | 1 | 1 | 1 | 26 clocks | | fxx/3 (when OCKSm = 11H set) | 0 | 1 | 1 | 1 | 39 clocks | | fxx (when OCKSm = 18H set) | 1 | 1 | 0 | × | 10 clocks | | fxx/2 (when OCKSm = 10H set) | 1 | 1 | 0 | × | 20 clocks | | fxx/3 (when OCKSm = 11H set) | 1 | 1 | 0 | × | 30 clocks | | fxx/4 (when OCKSm = 12H set) | 1 | 1 | 0 | × | 40 clocks | | fxx/5 (when OCKSm = 13H set) | 1 | 1 | 0 | × | 50 clocks | | fxx | 1 | 1 | 1 | 0 | 10 clocks | Remarks 1. n = 0, 1 m = 0, 1 2. $\times = don't care$ The communication reservation timing is shown below. Figure 17-14. Communication Reservation Timing Communication reservations are accepted via the following timing. After the IICSn.STDn bit is set to 1, a communication reservation can be made by setting the IICCn.STTn bit to 1 before a stop condition is detected (n = 0, 1). Figure 17-15. Timing for Accepting Communication Reservations The communication reservation flowchart is illustrated below. Figure 17-16. Communication Reservation Flowchart ## 17.14.2 When communication reservation function is disabled (IICFn.IICRSVn bit = 1) When the IICCn.STTn bit is set when the bus is not used in a communication during bus communication, this request is rejected and a start condition is not generated. There are two modes in which the bus is not used - When arbitration results in neither master nor slave operation - When an extension code is received and slave operation is disabled (ACK is not returned and the bus was released when the IICCn.LRELn bit was set to 1) (n = 0, 1). To confirm whether the start condition was generated or request was rejected, check the IICFn.STCFn flag. The time shown in Table 17-7 is required until the STCFn flag is set after setting the STTn bit to 1. Therefore, secure the time by software. Wait Period **OCKSENm** OCKSm1 OCKSm0 CLn1 CLn0 0 0 10 clocks 0 1 × 0 0 15 clocks 1 1 × 1 1 0 0 20 clocks × 25 clocks 1 1 1 0 × 0 0 5 clocks Table 17-7. Wait Periods Remarks 1. x: don't care **2.** n = 0, 1 m = 0, 1 #### 17.15 Cautions (1) When IICFn.STCENn bit = 0 Immediately after the $l^2COn$ operation is enabled, the bus communication status (IICFn.IICBSYn bit = 1) is recognized regardless of the actual bus status. To execute master communication in the status where a stop condition has not been detected, generate a stop condition and then release the bus before starting the master communication. Use the following sequence for generating a stop condition. - <1> Set the IICCLn register. - <2> Set the IICCn.IICEn bit. - <3> Set the IICCn.SPTn bit. - (2) When IICFn.STCENn bit = 1 Immediately after I<sup>2</sup>C0n operation is enabled, the bus released status (IICBSYn bit = 0) is recognized regardless of the actual bus status. To generate the first start condition (IICCn.STTn bit = 1), it is necessary to confirm that the bus has been released, so as to not disturb other communications. - (3) When the IICCn.IICEn bit of the V850ES/JF3-L is set to 1 while communications with other devices are in progress, the start condition may be detected depending on the status of the communication line. Be sure to set the IICCn.IICEn bit to 1 when the SCL0n and SDA0n lines are high level. - (4) Determine the operation clock frequency by the IICCLn, IICXn, and OCKSm registers before enabling the operation (IICCn.IICEn bit = 1). To change the operation clock frequency, clear the IICCn.IICEn bit to 0 once. - (5) After the IICCn.STTn and IICCn.SPTn bits have been set to 1, they must not be re-set without being cleared to 0 first. - (6) If transmission has been reserved, set the IICCN.SPIEn bit to 1 so that an interrupt request is generated by the detection of a stop condition. After an interrupt request has been generated, the wait status will be released by writing communication data to I<sup>2</sup>Cn, then transferring will begin. If an interrupt is not generated by the detection of a stop condition, transmission will halt in the wait status because an interrupt request was not generated. However, it is not necessary to set the SPIEn bit to 1 for the software to detect the IICSn.MSTSn bit. **Remark** n = 0, 1 m = 0, 1 ### 17.16 Communication Operations The following shows three operation procedures with the flowchart. #### (1) Master operation in single master system The flowchart when using the V850ES/JF3-L as the master in a single master system is shown below. This flowchart is broadly divided into the initial settings and communication processing. Execute the initial settings at startup. If communication with the slave is required, prepare the communication and then execute communication processing. #### (2) Master operation in multimaster system In the I<sup>2</sup>C0n bus multimaster system, whether the bus is released or used cannot be judged by the I<sup>2</sup>C bus specifications when the bus takes part in a communication. Here, when data and clock are at a high level for a certain period (1 frame), the V850ES/JF3-L takes part in a communication with bus released state. This flowchart is broadly divided into the initial settings, communication waiting, and communication processing. The processing when the V850ES/JF3-L loses in arbitration and is specified as the slave is omitted here, and only the processing as the master is shown. Execute the initial settings at startup to take part in a communication. Then, wait for the communication request as the master or wait for the specification as the slave. The actual communication is performed in the communication processing, and it supports the transmission/reception with the slave and the arbitration with other masters. #### (3) Slave operation An example of when the V850ES/JF3-L is used as the slave of the I<sup>2</sup>C0n bus is shown below. When used as the slave, operation is started by an interrupt. Execute the initial settings at startup, then wait for the INTIICn interrupt occurrence (communication waiting). When the INTIICn interrupt occurs, the communication status is judged and its result is passed as a flag over to the main processing. By checking the flags, necessary communication processing is performed. **Remark** n = 0, 1 ## 17.16.1 Master operation in single master system Figure 17-17. Master Operation in Single Master System **Note** Release the I<sup>2</sup>C0n bus (SCL0n, SDA0n pins = high level) in conformity with the specifications of the product in communication. For example, when the EEPROM<sup>®</sup> outputs a low level to the SDA0n pin, set the SCL0n pin to the output port and output clock pulses from that output port until when the SDA0n pin is constantly high level. **Remarks 1.** For the transmission and reception formats, conform to the specifications of the product in communication. **2.** n = 0, 1, m = 0, 1 #### 17.16.2 Master operation in multimaster system Figure 17-18. Master Operation in Multimaster System (1/3) Figure 17-18. Master Operation in Multimaster System (2/3) Figure 17-18. Master Operation in Multimaster System (3/3) ## 17.16.3 Slave operation The following shows the processing procedure of the slave operation. Basically, the operation of the slave device is event-driven. Therefore, processing by an INTIICn interrupt (processing requiring a significant change of the operation status, such as stop condition detection during communication) is necessary. The following description assumes that data communication does not support extension codes. Also, it is assumed that the INTIICn interrupt servicing performs only status change processing and that the actual data communication is performed during the main processing. INTIICn signal Setting, etc. Interrupt servicing Data Setting, etc. Setting, etc. Figure 17-19. Software Outline During Slave Operation Therefore, the following three flags are prepared so that the data transfer processing can be performed by transmitting these flags to the main processing instead of INTIICn signal. #### (1) Communication mode flag This flag indicates the following communication statuses. Clear mode: Data communication not in progress Communication mode: Data communication in progress (valid address detection stop condition detection, ACK from master not detected, address mismatch) ### (2) Ready flag This flag indicates that data communication is enabled. This is the same status as an INTIICn interrupt during normal data transfer. This flag is set in the interrupt processing block and cleared in the main processing block. The ready flag for the first data for transmission is not set in the interrupt processing block, so the first data is transmitted without clear processing (the address match is regarded as a request for the next data). ### (3) Communication direction flag This flag indicates the direction of communication and is the same as the value of IICSn.TRCn bit. The following shows the operation of the main processing block during slave operation. Start I<sup>2</sup>COn and wait for the communication enabled status. When communication is enabled, perform transfer using the communication mode flag and ready flag (the processing of the stop condition and start condition is performed by interrupts, conditions are confirmed by flags). For transmission, repeat the transmission operation until the master device stops returning $\overline{ACK}$ . When the master device stops returning $\overline{ACK}$ , transfer is complete. For reception, receive the required number of data and do not return ACK for the next data immediately after transfer is complete. After that, the master device generates the stop condition or restart condition. This causes exit from communications. Figure 17-20. Slave Operation Flowchart (1) The following shows an example of the processing of the slave device by an INTIICn interrupt (it is assumed that no extension codes are used here). During an INTIICn interrupt, the status is confirmed and the following steps are executed. - <1> When a stop condition is detected, communication is terminated. - <2> When a start condition is detected, the address is confirmed. If the address does not match, communication is terminated. If the address matches, the communication mode is set and wait is released, and operation returns from the interrupt (the ready flag is cleared). - <3> For data transmission/reception, when the ready flag is set, operation returns from the interrupt while the I<sup>2</sup>C0n bus remains in the wait status. Remark <1> to <3> in the above correspond to <1> to <3> in Figure 17-21 Slave Operation Flowchart (2). Figure 17-21. Slave Operation Flowchart (2) ## 17.17 Timing of Data Communication When using I<sup>2</sup>C bus mode, the master device outputs an address via the serial bus to select one of several slave devices as its communication partner. After outputting the slave address, the master device transmits the IICSn.TRCn bit, which specifies the data transfer direction, and then starts serial communication with the slave device. The shift operation of the IICn register is synchronized with the falling edge of the serial clock pin (SCL0n). The transmit data is transferred to the SO latch and is output (MSB first) via the SDA0n pin. Data input via the SDA0n pin is captured by the IICn register at the rising edge of the SCL0n pin. The data communication timing is shown below. **Remark** n = 0, 1 Figure 17-22. Example of Master to Slave Communication (When 9-Clock Wait Is Selected for Both Master and Slave) (1/3) Figure 17-22. Example of Master to Slave Communication (When 9-Clock Wait Is Selected for Both Master and Slave) (2/3) Figure 17-22. Example of Master to Slave Communication (When 9-Clock Wait Is Selected for Both Master and Slave) (3/3) Figure 17-23. Example of Slave to Master Communication (When 8-Clock Wait for Master and 9-Clock Wait for Slave Are Selected) (1/3) Figure 17-23. Example of Slave to Master Communication (When 8-Clock Wait for Master and 9-Clock Wait for Slave Are Selected) (2/3) V850ES/JF3-L CAPTER 17 I2C BUS Figure 17-23. Example of Slave to Master Communication (When 8-Clock → 9-Clock Wait for Master and 9-Clock Wait for Slave Are Selected) (3/3) ## CHAPTER 18 DMA FUNCTION (DMA CONTROLLER) The V850ES/JF3-L includes a direct memory access (DMA) controller (DMAC) that executes and controls DMA transfer. The DMAC controls data transfer between memory and I/O, between memories, or between I/Os based on DMA requests issued by the on-chip peripheral I/O (serial interface, timer/counter, and A/D converter), interrupts from external input pins, or software triggers (memory refers to internal RAM or external memory). #### 18.1 Features - 4 independent DMA channels - Transfer unit: 8/16 bits - Maximum transfer count: 65,536 (2<sup>16</sup>) - Transfer type: Two-cycle transfer - Transfer mode: Single transfer mode - · Transfer requests - Request by interrupts from on-chip peripheral I/O (serial interface, timer/counter, A/D converter) or interrupts from external input pin - · Requests by software trigger - · Transfer targets - Internal RAM ↔ Peripheral I/O - Peripheral I/O ↔ Peripheral I/O - Internal RAM ↔ External memory - External memory ↔ Peripheral I/O # 18.2 Configuration ## 18.3 Registers ## (1) DMA source address registers 0 to 3 (DSA0 to DSA3) The DSA0 to DSA3 registers set the DMA source addresses (26 bits each) for DMA channel n (n = 0 to 3). These registers are divided into two 16-bit registers, DSAnH and DSAnL. These registers can be read or written in 16-bit units. | IR | Specification of DMA transfer source | |----|-------------------------------------------| | 0 | External memory or on-chip peripheral I/O | | 1 | Internal RAM | | SA25 to SA16 | Set the address (A25 to A16) of the DMA transfer source | | |--------------|--------------------------------------------------------------------|--| | | (default value is undefined). | | | | During DMA transfer, the next DMA transfer source address is held. | | | | When DMA transfer is completed, the DMA address set first is held. | | | SA15 to SA0 | Set the address (A15 to A0) of the DMA transfer source | |-------------|--------------------------------------------------------------------| | | (default value is undefined). | | | During DMA transfer, the next DMA transfer source address is held. | | | When DMA transfer is completed, the DMA address set first is held. | ### Cautions 1. Be sure to clear bits 14 to 10 of the DSAnH register to 0. - 2. Set the DSAnH and DSAnL registers at the following timing when DMA transfer is disabled (DCHCn.Enn bit = 0). - Period from after reset to start of first DMA transfer - Period from after channel initialization by DCHCn.INITn bit to start of DMA transfer - Period from after completion of DMA transfer (DCHCn.TCn bit = 1) to start of the next DMA transfer - When the value of the DSAn register is read, two 16-bit registers, DSAnH and DSAnL, are read. If reading and updating conflict, the value being updated may be read (see 18.13 Cautions). - 4. Following reset, set the DSAnH, DSAnL, DDAnH, DDAnL, and DBCn registers before starting DMA transfer. If these registers are not set, the operation when DMA transfer is started is not guaranteed. #### (2) DMA destination address registers 0 to 3 (DDA0 to DDA3) The DDA0 to DDA3 registers set the DMA destination address (26 bits each) for DMA channel n (n = 0 to 3). These registers are divided into two 16-bit registers, DDAnH and DDAnL. These registers can be read or written in 16-bit units. | IR | Specification of DMA transfer destination | |----|-------------------------------------------| | 0 | External memory or on-chip peripheral I/O | | 1 | Internal RAM | | DA25 to DA16 | Set an address (A25 to A16) of DMA transfer destination | |--------------|-------------------------------------------------------------------------| | | (default value is undefined). | | | During DMA transfer, the next DMA transfer destination address is held. | | | When DMA transfer is completed, the DMA transfer source address set | | | first is held. | | DA15 to DA0 | Set an address (A15 to A0) of DMA transfer destination | |-------------|-------------------------------------------------------------------------| | | (default value is undefined). | | | During DMA transfer, the next DMA transfer destination address is held. | | | When DMA transfer is completed, the DMA transfer source address set | | | first is held. | #### Cautions 1. Be sure to clear bits 14 to 10 of the DDAnH register to 0. - 2. Set the DDAnH and DDAnL registers at the following timing when DMA transfer is disabled (DCHCn.Enn bit = 0). - Period from after reset to start of first DMA transfer - Period from after channel initialization by DCHCn.INITn bit to start of DMA transfer - Period from after completion of DMA transfer (DCHCn.TCn bit = 1) to start of the next DMA transfer - When the value of the DDAn register is read, two 16-bit registers, DDAnH and DDAnL, are read. If reading and updating conflict, a value being updated may be read (see 18.13 Cautions). - 4. Following reset, set the DSAnH, DSAnL, DDAnH, DDAnL, and DBCn registers before starting DMA transfer. If these registers are not set, the operation when DMA transfer is started is not guaranteed. #### (3) DMA transfer count registers 0 to 3 (DBC0 to DBC3) The DBC0 to DBC3 registers are 16-bit registers that set the transfer count for DMA channel n (n = 0 to 3). These registers hold the remaining transfer count during DMA transfer. These registers are decremented by 1 per one transfer regardless of the transfer data unit (8/16 bits), and the transfer is terminated if a borrow occurs. These registers can be read or written in 16-bit units. | BC15 to<br>BC0 | Transfer count setting or remaining transfer count during DMA transfer | | | |----------------|------------------------------------------------------------------------------|--|--| | 0000H | Transfer count 1 or remaining transfer count | | | | 0001H | Transfer count 2 or remaining transfer count | | | | : | : | | | | FFFFH | Transfer count 65,536 (216) or remaining transfer count | | | | The numb | The number of transfer data set first is held when DMA transfer is complete. | | | - Cautions 1. Set the DBCn register at the following timing when DMA transfer is disabled (DCHCn.Enn bit = 0). - Period from after reset to start of first DMA transfer - Period from after channel initialization by DCHCn.INITn bit to start of DMA transfer - Period from after completion of DMA transfer (DCHCn.TCn bit = 1) to start of the next DMA transfer - Following reset, set the DSAnH, DSAnL, DDAnH, DDAnL, and DBCn registers before starting DMA transfer. If these registers are not set, the operation when DMA transfer is started is not guaranteed. ### (4) DMA addressing control registers 0 to 3 (DADC0 to DADC3) The DADC0 to DADC3 registers are 16-bit registers that control the DMA transfer mode for DMA channel n (n = 0 to 3). These registers can be read or written in 16-bit units. Reset sets these registers to 0000H. | DS0 | Setting of transfer data size | |-----|-------------------------------| | 0 | 8 bits | | 1 | 16 bits | | SAD1 | SAD0 | Setting of count direction of the transfer source address | |------|------|-----------------------------------------------------------| | 0 | 0 | Increment | | 0 | 1 | Decrement | | 1 | 0 | Fixed | | 1 | 1 | Setting prohibited | | DAD1 | DAD0 | Setting of count direction of the destination address | |------|------|-------------------------------------------------------| | 0 | 0 | Increment | | 0 | 1 | Decrement | | 1 | 0 | Fixed | | 1 | 1 | Setting prohibited | #### Cautions 1. Be sure to clear bits 15, 13 to 8, and 3 to 0 of the DADCn register to 0. - 2. Set the DADCn register at the following timing when DMA transfer is disabled (DCHCn.Enn bit = 0). - Period from after reset to start of first DMA transfer - Period from after channel initialization by DCHCn.INITn bit to start of DMA transfer - Period from after completion of DMA transfer (DCHCn.TCn bit = 1) to start of the next DMA transfer - 3. The DS0 bit specifies the size of the transfer data, and does not control bus sizing. If 8-bit data (DS0 bit = 0) is set, therefore, the lower data bus is not always used. - 4. If the transfer data size is set to 16 bits (DS0 bit = 1), transfer cannot be started from an odd address. Transfer is always started from an address with the first bit of the lower address aligned to 0. - 5. If DMA transfer is executed on an on-chip peripheral I/O register (as the transfer source or destination), be sure to specify the same transfer size as the register size. For example, to execute DMA transfer on an 8-bit register, be sure to specify 8-bit transfer. ### (5) DMA channel control registers 0 to 3 (DCHC0 to DCHC3) The DCHC0 to DCHC3 registers are 8-bit registers that control the DMA transfer operating mode for DMA channel n. These registers can be read or written in 8-bit or 1-bit units. (However, bit 7 is read-only and bits 1 and 2 are write-only. If bit 1 or 2 is read, the read value is always 0.) Reset sets these registers to 00H. (n = 0 to 3) | TCnNote 1 | Status flag indicates whether DMA transfer | | | | | | | |--------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--| | through DMA channel n has completed or not | | | | | | | | | DMA transfer had not completed. | | | | | | | | | 1 | DMA transfer had completed. | | | | | | | | It is set to | It is set to 1 on the last DMA transfer and cleared to 0 when it is read. | | | | | | | | INITn <sup>Note 2</sup> | If the INITn bit is set to 1 with DMA transfer disabled (Enn bit = 0), the | |-------------------------|----------------------------------------------------------------------------| | | DMA transfer status can be initialized. | | | When re-setting the DMA transfer status (re-setting the DDAnH, DDAnL, | | | DSAnH, DSAnL, DBCn, and DADCn registers) before DMA transfer is | | | completed (before the TCn bit is set to 1), be sure to initialize the DMA | | | channel. | | | When initializing the DMA controller, however, be sure to observe the | | | procedure described in 18.13 Cautions. | | | | | STGnNote 2 | This is a software startup trigger of DMA transfer. | |------------|----------------------------------------------------------------------------| | | If this bit is set to 1 in the DMA transfer enable state (TCn bit = 0, Enn | | | bit = 1), DMA transfer is started. | | Enn | Setting of whether DMA transfer through DMA channel n is to be enabled or disabled | | | | | | | | |-----|------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 0 | DMA transfer disabled | | | | | | | | | 1 | DMA transfer enabled | | | | | | | | DMA transfer is enabled when the Enn bit is set to 1. When DMA transfer is completed (when a terminal count is generated), this bit is automatically cleared to 0. To abort DMA transfer, clear the Enn bit to 0 by software. To resume, set the Enn bit to 1 again. When aborting or resuming DMA transfer, however, be sure to observe the procedure described in **18.13 Cautions**. # Notes 1. The TCn bit is read-only. 2. The INITn and STGn bits are write-only. # Cautions 1. Be sure to clear bits 6 to 3 of the DCHCn register to 0. 2. When DMA transfer is completed (when a terminal count is generated), the Enn bit is cleared to 0 and then the TCn bit is set to 1. If the DCHCn register is read while its bits are being updated, a value indicating "transfer not completed and transfer is disabled" (TCn bit = 0 and Enn bit = 0) may be read. ### (6) DMA trigger factor registers 0 to 3 (DTFR0 to DTFR3) The DTFR0 to DTFR3 registers are 8-bit registers that control the DMA transfer start trigger via interrupt request signals from on-chip peripheral I/O. The interrupt request signals set by these registers serve as DMA transfer start factors. These registers can be read or written in 8-bit units. However, DFn bit can be read or written in 1-bit units. Reset sets these registers to 00H. **Note** Write 0 to this bit to clear a DMA transfer request if an interrupt that is specified as the cause of starting DMA transfer occurs while DMA transfer is disabled. Cautions 1. Set the IFCn5 to IFCn0 bits at the following timing when DMA transfer is disabled (DCHCn.Enn bit = 0). • Period from after reset to start of first DMA transfer DMA transfer request - Period from after channel initialization by DCHCn.INITn bit to start of DMA transfer - Period from after completion of DMA transfer (DCHCn.TCn bit = 1) to start of the next DMA transfer - 2. An interrupt request that is generated in the standby mode (IDEL1, IDLE2, STOP, or sub-IDLE mode) does not start the DMA transfer cycle (nor is the DFn bit set to 1). - 3. If a DMA start factor is selected by the IFCn5 to IFCn0 bits, the DFn bit is set to 1 when an interrupt occurs from the selected on-chip peripheral I/O, regardless of whether the DMA transfer is enabled or disabled. If DMA is enabled in this status, DMA transfer is immediately started. Remark For the IFCn5 to IFCn0 bits, see Table 18-1 DMA Start Factors. Table 18-1. DMA Start Factors | IFCn5 | IFCn4 | IFCn3 | IFCn2 | IFCn1 | IFCn0 | Interrupt Source | |-------|-------|-----------|----------|-------|-------|-----------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | DMA request by interrupt disabled | | 0 | 0 | 0 | 0 | 0 | 1 | INTP0 | | 0 | 0 | 0 | 0 | 1 | 0 | INTP1 | | 0 | 0 | 0 | 0 | 1 | 1 | INTP2 | | 0 | 0 | 0 | 1 | 0 | 0 | INTP3 | | 0 | 0 | 0 | 1 | 0 | 1 | INTP4 | | 0 | 0 | 0 | 1 | 1 | 0 | INTP5 | | 0 | 0 | 0 | 1 | 1 | 1 | INTP6 | | 0 | 0 | 1 | 0 | 0 | 0 | INTP7 | | 0 | 0 | 1 | 0 | 0 | 1 | INTTQ0OV | | 0 | 0 | 1 | 0 | 1 | 0 | INTTQ0CC0 | | 0 | 0 | 1 | 0 | 1 | 1 | INTTQ0CC1 | | 0 | 0 | 1 | 1 | 0 | 0 | INTTQ0CC2 | | 0 | 0 | 1 | 1 | 0 | 1 | INTTQ0CC3 | | 0 | 0 | 1 | 1 | 1 | 0 | INTTP0OV | | 0 | 0 | 1 | 1 | 1 | 1 | INTTP0CC0 | | 0 | 1 | 0 | 0 | 0 | 0 | INTTP0CC1 | | 0 | 1 | 0 | 0 | 0 | 1 | INTTP1OV | | 0 | 1 | 0 | 0 | 1 | 0 | INTTP1CC0 | | 0 | 1 | 0 | 0 | 1 | 1 | INTTP1CC1 | | 0 | 1 | 0 | 1 | 0 | 0 | INTTP2OV | | 0 | 1 | 0 | 1 | 0 | 1 | INTTP2CC0 | | 0 | 1 | 0 | 1 | 1 | 0 | INTTP2CC1 | | 0 | 1 | 1 | 0 | 1 | 1 | INTTP5CC0 | | 0 | 1 | 1 | 1 | 0 | 0 | INTTP5CC1 | | 0 | 1 | 1 | 1 | 0 | 1 | INTTM0EQ0 | | 0 | 1 | 1 | 1 | 1 | 0 | INTCB0R/INTIIC1 | | 0 | 1 | 1 | 1 | 1 | 1 | INTCB0T | | 1 | 0 | 0 | 0 | 0 | 0 | INTCB1R | | 1 | 0 | 0 | 0 | 0 | 1 | INTCB1T | | 1 | 0 | 0 | 0 | 1 | 0 | INTCB2R | | 1 | 0 | 0 | 0 | 1 | 1 | INTCB2T | | 1 | 0 | 0 | 1 | 1 | 0 | INTUA0R | | 1 | 0 | 0 | 1 | 1 | 1 | INTUAOT | | 1 | 0 | 1 | 0 | 0 | 0 | INTUA1R | | 1 | 0 | 1 | 0 | 0 | 1 | INTUA1T | | 1 | 0 | 1 | 0 | 1 | 0 | INTUA2R/INTIIC0 | | 1 | 0 | 1 | 0 | 1 | 1 | INTUA2T | | 1 | 0 | 1 | 1 | 0 | 0 | INTAD | | 1 | 0 | 1 | 1 | 0 | 1 | INTKR | | | | Other tha | an above | | | Setting prohibited | **Remark** n = 0 to 3 $\sqrt{}$ $\sqrt{}$ ### 18.4 Transfer Targets Table 18-2 shows the relationship between the transfer targets ( $\sqrt{\cdot}$ : Transfer enabled, $\times$ : Transfer disabled). Table 18-2. Relationship Between Transfer Targets Caution The operation is not guaranteed for combinations of transfer destination and source marked with "x" in Table 18-2. $\sqrt{}$ # 18.5 Transfer Modes Single transfer is supported as the transfer mode. External memory Internal ROM In single transfer mode, the bus is released at each byte/halfword transfer. If there is a subsequent DMA transfer request, transfer is performed again once. This operation continues until a terminal count occurs. When the DMAC has released the bus, if another higher priority DMA transfer request is issued, the higher priority DMA request always takes precedence. If a new transfer request of the same channel and a transfer request of another channel with a lower priority are generated in a transfer cycle, DMA transfer of the channel with the lower priority is executed after the bus is released to the CPU (the new transfer request of the same channel is ignored in the transfer cycle). ### 18.6 Transfer Types As a transfer type, the 2-cycle transfer is supported. In two-cycle transfer, data transfer is performed in two cycles, a read cycle and a write cycle. In the read cycle, the transfer source address is output and reading is performed from the source to the DMAC. In the write cycle, the transfer destination address is output and writing is performed from the DMAC to the destination. An idle cycle of one clock is always inserted between a read cycle and a write cycle. If the data bus width differs between the transfer source and destination for DMA transfer of two cycles, the operation is performed as follows. #### <16-bit data transfer> <1> Transfer from 32-bit bus → 16-bit bus A read cycle (the higher 16 bits are in a high-impedance state) is generated, followed by generation of a write cycle (16 bits). <2> Transfer from 16-/32-bit bus to 8-bit bus A 16-bit read cycle is generated once, and then an 8-bit write cycle is generated twice. <3> Transfer from 8-bit bus to 16-/32-bit bus An 8-bit read cycle is generated twice, and then a 16-bit write cycle is generated once. <4> Transfer between 16-bit bus and 32-bit bus A 16-bit read cycle is generated once, and then a 16-bit write cycle is generated once. For DMA transfer executed to an on-chip peripheral I/O register (transfer source/destination), be sure to specify the same transfer size as the register size. For example, for DMA transfer to an 8-bit register, be sure to specify byte (8-bit) transfer. Remark The bus width of each transfer target (transfer source/destination) is as follows. On-chip peripheral I/O: 16-bit bus width Internal RAM: 32-bit bus width • External memory: 8-bit or 16-bit bus width ### 18.7 DMA Channel Priorities The DMA channel priorities are fixed as follows. DMA channel 0 > DMA channel 1 > DMA channel 2 > DMA channel 3 The priorities are checked for every transfer cycle. #### 18.8 Time Related to DMA Transfer The time required to respond to a DMA request, and the minimum number of clocks required for DMA transfer are shown below. Single transfer: DMA response time (<1>) + Transfer source memory access (<2>) + 1<sup>Note 1</sup> + Transfer destination memory access (<2>) | DN | /IA Cycle | Minimum Number of Execution Clocks | | | | | |--------------------------|--------------------------------|-------------------------------------------------------------------------------|--|--|--|--| | <1> DMA request response | e time | 4 clocks (MIN.) + Noise elimination time <sup>Note 2</sup> | | | | | | <2> Memory access | External memory access | Depends on connected memory. | | | | | | | Internal RAM access | 2 clocks <sup>Note 3</sup> | | | | | | | Peripheral I/O register access | 3 clocks + Number of wait cycles specified by VSWC register <sup>Note 4</sup> | | | | | Notes 1. One clock is always inserted between a read cycle and a write cycle in DMA transfer. - 2. If an external interrupt (INTPn) is specified as the trigger to start DMA transfer, noise elimination time is added (n = 0 to 7). - 3. Two clocks are required for a DMA cycle. - 4. More wait cycles are necessary for accessing a specific peripheral I/O register (for details, see 3.4.8 (2)). #### 18.9 DMA Transfer Start Factors There are two types of DMA transfer start factors, as shown below. #### (1) Request by software If the STGn bit is set to 1 while the DCHCn.TCn bit = 1 and Enn bit = 1 (DMA transfer enabled), DMA transfer is started. To request the next DMA transfer cycle immediately after that, confirm, by using the DBCn register, that the preceding DMA transfer cycle has been completed, and set the STGn bit to 1 again (n = 0 to 3). ``` TCn bit = 0, Enn bit = 1 ↓ STGn bit = 1 ... Starts the first DMA transfer. ↓ Confirm that the contents of the DBCn register have been updated. STGn bit = 1 ... Starts the second DMA transfer. ↓ : ↓ ``` ### (2) Request by on-chip peripheral I/O If an interrupt request is generated from the on-chip peripheral I/O set by the DTFRn register when the DCHCn.TCn bit = 0 and Enn bit = 1 (DMA transfer enabled), DMA transfer is started. Generation of terminal count ... Enn bit = 0, TCn bit = 1, and INTDMAn signal is generated. - Cautions 1. Two start factors (software trigger and hardware trigger) cannot be used for one DMA channel. If two start factors are simultaneously generated for one DMA channel, only one of them is valid. The start factor that is valid cannot be identified. - 2. A new transfer request that is generated after the preceding DMA transfer request was generated or in the preceding DMA transfer cycle is ignored (cleared). - 3. The transfer request interval of the same DMA channel varies depending on the setting of bus wait in the DMA transfer cycle, the start status of the other channels, or the external bus hold request. In particular, as described in Caution 2, a new transfer request that is generated for the same channel before the DMA transfer cycle or during the DMA transfer cycle is ignored. Therefore, the transfer request intervals for the same DMA channel must be sufficiently separated by the system. When the software trigger is used, completion of the DMA transfer cycle that was generated before can be checked by updating the DBCn register. ### 18.10 DMA Abort Factors DMA transfer is aborted if a bus hold occurs. The same applies if transfer is executed between the internal memory/on-chip peripheral I/O and internal memory/on-chip peripheral I/O. When the bus hold is cleared, DMA transfer is resumed. #### 18.11 End of DMA Transfer When DMA transfer has been completed the number of times set to the DBCn register and when the DCHCn.Enn bit is cleared to 0 and TCn bit is set to 1, a DMA transfer end interrupt request signal (INTDMAn) is generated for the interrupt controller (INTC) (n = 0 to 3). The V850ES/JF3-L does not output a terminal count signal to an external device. Therefore, confirm completion of DMA transfer by using the DMA transfer end interrupt or polling the TCn bit. # 18.12 Operation Timing Figures 18-1 to 18-4 show DMA operation timing. CHAPTER 3 DMA FUNCTION (DMA CONTROLLER) Page 605 of 816 Figure 18-1. Priority of DMA (1) CHAPTER 3 DMA FUNCTION (DMA CONTROLLER) Figure 18-2. Priority of DMA (2) Figure 18-3. Period in Which DMA Transfer Request Is Ignored (1) Page 608 of 816 Figure 18-4. Period in Which DMA Transfer Request Is Ignored (2) V850ES/JF3-L CHAPTER 8 DMA FUNCTION (DMA CONTROLLER) - <1> DMA0 transfer request - <2> New DMA0 transfer request is generated during DMA0 transfer. - ightarrow A DMA transfer request of the same channel is ignored during DMA transfer. - <3> Requests for DMA0 and DMA1 are generated at the same time. - → DMA0 request is ignored (a DMA transfer request of the same channel during transfer is ignored). - → DMA1 request is acknowledged. - <4> Requests for DMA0, DMA1, and DMA2 are generated at the same time. - → DMA1 request is ignored (a DMA transfer request of the same channel during transfer is ignored). - → DMA0 request is acknowledged according to priority. DMA2 request is held pending (transfer of DMA2 occurs next). #### 18.13 Cautions # (1) Caution for VSWC register When using the DMAC, be sure to set an appropriate value, in accordance with the operating frequency, to the VSWC register. When the default value (77H) of the VSWC register is used, or if an inappropriate value is set to the VSWC register, the operation is not correctly performed (for details of the VSWC register, see 3.4.8 (1) (a) System wait control register (VSWC)). ### (2) Caution for DMA transfer executed on internal RAM When executing the following instructions located in the internal RAM, do not execute a DMA transfer that transfers data to/from the internal RAM (transfer source/destination), because the CPU may not operate correctly afterward. - Bit manipulation instruction located in internal RAM (SET1, CLR1, or NOT1) - Data access instruction to misaligned address located in internal RAM Conversely, when executing a DMA transfer to transfer data to/from the internal RAM (transfer source/destination), do not execute the above two instructions. ### (3) Caution for reading DCHCn.TCn bit (n = 0 to 3) The TCn bit is cleared to 0 when it is read, but it is not automatically cleared even if it is read at a specific timing. To accurately clear the TCn bit, add the following processing. # (a) When waiting for completion of DMA transfer by polling TCn bit Confirm that the TCn bit has been set to 1 (after TCn bit = 1 is read), and then read the TCn bit three more times. # (b) When reading TCn bit in interrupt servicing routine Execute reading the TCn bit three times. ### (4) DMA transfer initialization procedure (setting DCHCn.INITn bit to 1) Even if the INITn bit is set to 1 when the channel executing DMA transfer is to be initialized, the channel may not be initialized. To accurately initialize the channel, execute either of the following two procedures. # (a) Temporarily stop transfer of all DMA channels Initialize the channel executing DMA transfer using the procedure in steps <1> to <7> below. Note, however, that TCn bit is cleared to 0 when step <5> is executed. Make sure that the other processing programs do not expect that the TCn bit is 1. - <1> Disable interrupts (DI). - <2> Read the DCHCn.Enn bit of DMA channels other than the one to be forcibly terminated, and transfer the value to a general-purpose register. - <3> Clear the Enn bit of the DMA channels used (including the channel to be forcibly terminated) to 0. To clear the Enn bit of the last DMA channel, execute the clear instruction twice. If the target of DMA transfer (transfer source/destination) is the internal RAM, execute the instruction three times. Example: Execute instructions in the following order if channels 0, 1, and 2 are used (if the target of transfer is not the internal RAM). - Write DCHC0 = 00H (clear E00 bit). - Write DCHC1 = 00H (clear E11 bit) - Write DCHC2 = 00H (clear E22 bit). - Write DCHC2 = 00H again (clear E22 bit). - <4> Write DCHCn = 04 to the channel to be forcibly terminated (set INITn bit to 1). - <5> Read the TCn bit of each channel not to be forcibly terminated. If both the TCn bit and the Enn bit read in step <2> are 1 (logical product (AND) is 1), clear the saved Enn bit to 0. - <6> After the operation in step <5>, write the Enn bit value to the DCHCn register. - <7> Enable interrupts (EI). - Cautions 1. Be sure to execute step <5> above to prevent illegal setting of the Enn bit of the channels whose DMA transfer has been normally completed between steps <2> and <3>. - 2. When a bit manipulation instruction is used, steps <3> and <4> (Enn bit clear (0) and INITn bit set (1)) are prohibited because the TCn bit is cleared to 0. ### (b) Repeatedly execute setting INITn bit until transfer is forcibly terminated correctly - <1> Suppress a request from the DMA request source of the channel to be forcibly terminated (stop operation of the on-chip peripheral I/O). - <2> Check that the DMA transfer request of the channel to be forcibly terminated is not held pending, by using the DTFRn.DFn bit. If a DMA transfer request is held pending, wait until execution of the pending request is completed. - <3> When it has been confirmed that the DMA request of the channel to be forcibly terminated is not held pending, clear the Enn bit to 0. - <4> Again, clear the Enn bit of the channel to be forcibly terminated. If the target of transfer for the channel to be forcibly terminated (transfer source/destination) is the internal RAM, execute this operation once more. - <5> Copy the initial number of transfers of the channel to be forcibly terminated to a general-purpose register. - <6> Set the INITn bit of the channel to be forcibly terminated to 1. - <7> Read the value of the DBCn register of the channel to be forcibly terminated, and compare it with the value copied in step <5>. If the two values do not match, repeat operations in steps <6> and <7>. - **Remarks 1.** When the value of the DBCn register is read in step <7>, the initial number of transfers is read if forced termination has been correctly completed. If not, the remaining number of transfers is read. - 2. Note that method (b) may take a long time if the application frequently uses DMA transfer for a channel other than the DMA channel to be forcibly terminated. ### (5) Procedure of temporarily stopping DMA transfer (clearing Enn bit) Stop and resume the DMA transfer under execution using the following procedure. - <1> Suppress a transfer request from the DMA request source (stop the operation of the on-chip peripheral I/O). - <2> Check the DMA transfer request is not held pending, by using the DFn bit (check if the DFn bit = 0). If a request is pending, wait until execution of the pending DMA transfer request is completed. - <3> If it has been confirmed that no DMA transfer request is held pending, clear the Enn bit to 0 (this operation stops DMA transfer). - <4> Set the Enn bit to 1 to resume DMA transfer. - <5> Resume the operation of the DMA request source that has been stopped (start the operation of the on-chip peripheral I/O). # (6) Memory boundary The operation is not guaranteed if the address of the transfer source or destination exceeds the area of the DMA target (external memory, internal RAM, or on-chip peripheral I/O) during DMA transfer. ### (7) Transferring misaligned data DMA transfer of misaligned data with a 16-bit bus width is not supported. If an odd address is specified as the transfer source or destination, the least significant bit of the address is forcibly assumed to be 0. #### (8) Bus arbitration for CPU Because the DMA controller has a higher priority bus mastership than the CPU, a CPU access that takes place during DMA transfer is held pending until the DMA transfer cycle is completed and the bus is released to the CPU. However, the CPU can access the internal ROM and internal RAM to/from which DMA transfer is not being executed. ### [Example] - The CPU can access the internal ROM and internal RAM when DMA transfer is being executed between the external memory and on-chip peripheral I/O. - The CPU can access the internal ROM when DMA transfer is being executed between the on-chip peripheral I/O and internal RAM. ### (9) Registers/bits that must not be rewritten during DMA operation Set the following registers at the following timing when a DMA operation is not under execution. [Registers] - DSAnH, DSAnL, DDAnH, DDAnL, DBCn, and DADCn registers - DTFRn.IFCn5 to DTFRn.IFCn0 bits ### [Timing of setting] - · Period from after reset to start of the first DMA transfer - Time after channel initialization to start of DMA transfer - Period from after completion of DMA transfer (TCn bit = 1) to start of the next DMA transfer ### (10) Be sure to set the following register bits to 0. - · Bits 14 to 10 of DSAnH register - Bits 14 to 10 of DDAnH register - Bits 15, 13 to 8, and 3 to 0 of DADCn register - · Bits 6 to 3 of DCHCn register # (11) DMA start factor Do not start two or more DMA channels with the same start factor. If two or more channels are started with the same factor, DMA for which a channel has already been set may be started or a DMA channel with a lower priority may be acknowledged earlier than a DMA channel with a higher priority. The operation cannot be guaranteed. ### (12) Read values of DSAn and DDAn registers Values in the middle of updating may be read from the DSAn and DDAn registers during DMA transfer (n = 0 to 3). For example, if the DSAnH register and then the DSAnL register are read when the DMA transfer source address (DSAn register) is 0000FFFFH and the count direction is incremental (DADCn.SAD1 and DADCn.SAD0 bits = 00), the value of the DSAn register differs as follows, depending on whether DMA transfer is executed immediately after the DSAnH register is read. # (a) If DMA transfer does not occur while DSAn register is read <1> Read value of DSAnH register: DSAnH = 0000H <2> Read value of DSAnL register: DSAnL = FFFFH # (b) If DMA transfer occurs while DSAn register is read <1> Read value of DSAnH register: DSAnH = 0000H <2> Occurrence of DMA transfer <3> Incrementing DSAn register: DSAn = 00100000H <4> Read value of DSAnL register: DSAnL = 0000H ### CHAPTER 19 INTERRUPT/EXCEPTION PROCESSING FUNCTION The V850ES/JF3-L is provided with a dedicated interrupt controller (INTC) for interrupt servicing and can process a total of 49 interrupt requests. An interrupt is an event that occurs independently of program execution, and an exception is an event whose occurrence is dependent on program execution. The V850ES/JF3-L can process interrupt request signals from the on-chip peripheral hardware and external sources. Moreover, exception processing can be started by the TRAP instruction (software exception) or by generation of an exception event (i.e. fetching of an illegal opcode) (exception trap). #### 19.1 Features - Interrupts - Non-maskable interrupts: 2 sources - Maskable interrupts: External: 8, Internal: 39 sources - 8 levels of programmable priorities (maskable interrupts) - · Multiple interrupt control according to priority - Masks can be specified for each maskable interrupt request. - Noise elimination, edge detection, and valid edge specification for external interrupt request signals. - Exceptions - Software exceptions: 32 sources - Exception trap: 2 sources (illegal opcode exception) Interrupt/exception sources are listed in Table 19-1. Table 19-1. Interrupt Source List (1/3) | Туре | Classification | Default<br>Priority | Name | Trigger | Generating<br>Unit | Exception<br>Code | Handler<br>Address | Restored<br>PC | Interrupt Control Register | | |----------------|----------------|---------------------|--------------------------|-----------------------------------------------------|-----------------------------------------------------|-------------------------|--------------------|----------------|----------------------------|------| | Reset | Interrupt | - | RESET | RESET pin input Reset input by internal source | RESET | 0000Н | 00000000H | Undefined | - | | | Non- | Interrupt | ı | NMI | NMI pin valid edge input | Pin | 0010H | 00000010H | nextPC | _ | | | maskable | | - | INTWDT2 | WDT2 overflow | WDT2 | 0020H | 00000020H | Note 1 | _ | | | Software | Exception | - | TRAP0n <sup>Note 2</sup> | TRAP instruction | - | 004nH <sup>Note 2</sup> | 00000040H | nextPC | - | | | exception | | - | TRAP1nNote 2 | TRAP instruction | - | 005nH <sup>Note 2</sup> | 00000050H | nextPC | - | | | Exception trap | Exception | - | ILGOP/<br>DBG0 | Illegal opcode/<br>DBTRAP instruction | _ | 0060H | 00000060H | nextPC | _ | | | Maskable | Interrupt | 0 | INTLVI | Low voltage detection | POCLVI | H0800 | H08000000 | nextPC | LVIIC | | | | | 1 | INTP0 | External interrupt pin input edge detection (INTP0) | Pin | 0090H | 00000090Н | nextPC | PIC0 | | | | | 2 | INTP1 | External interrupt pin input edge detection (INTP1) | Pin | 00A0H | 000000A0H | nextPC | PIC1 | | | | | 3 | INTP2 | External interrupt pin input edge detection (INTP2) | Pin | 00B0H | 000000В0Н | nextPC | PIC2 | | | | | | 4 | INTP3 | External interrupt pin input edge detection (INTP3) | Pin | 00C0H | 000000C0H | nextPC | PIC3 | | | | 5 | INTP4 | External interrupt pin input edge detection (INTP4) | Pin | 00D0H | 000000D0H | nextPC | PIC4 | | | | | 6 | INTP5 | External interrupt pin input edge detection (INTP5) | Pin | 00E0H | 000000E0H | nextPC | PIC5 | | | | | | 7 | INTP6 | External interrupt pin input edge detection (INTP6) | Pin | 00F0H | 000000F0H | nextPC | PIC6 | | | | 8 | INTP7 | External interrupt pin input edge detection (INTP7) | Pin | 0100H | 00000100H | nextPC | PIC7 | | | | | 9 | INTTQ00V | TMQ0 overflow | TMQ0 | 0110H | 00000110H | nextPC | TQ00VIC | | | | | 10 | INTTQ0CC0 | TMQ0 capture 0/compare 0 match | TMQ0 | 0120H | 00000120H | nextPC | TQ0CCIC0 | | | | | 11 | INTTQ0CC1 | TMQ0 capture 1/compare 1 match | TMQ0 | 0130H | 00000130H | nextPC | TQ0CCIC1 | | | | | 12 | INTTQ0CC2 | TMQ0 capture 2/compare 2 match | TMQ0 | 0140H | 00000140H | nextPC | TQ0CCIC2 | | | | | 13 | INTTQ0CC3 | TMQ0 capture 3/compare 3 match | TMQ0 | 0150H | 00000150H | nextPC | TQ0CCIC3 | | | | | 14 | INTTP0OV | TMP0 overflow | TMP0 | 0160H | 00000160H | nextPC | TP00VIC | | | | | 15 | INTTP0CC0 | TMP0 capture 0/compare 0 match | TMP0 | 0170H | 00000170H | nextPC | TP0CCIC0 | | | | | 16 | INTTP0CC1 | TMP0 capture 1/compare 1 match | TMP0 | 0180H | 00000180H | nextPC | TP0CCIC1 | | | | | 17 | INTTP10V | TMP1 overflow | TMP1 | 0190H | 00000190H | nextPC | TP10VIC | | | | | 18 | INTTP1CC0 | TMP1 capture 0/compare 0 match | TMP1 | 01A0H | 000001A0H | nextPC | TP1CCIC0 | | | | | 19 | INTTP1CC1 | TMP1 capture 1/compare 1 match | TMP1 | 01B0H | 000001B0H | nextPC | TP1CCIC1 | | | | | 20 | INTTP2OV | TMP2 overflow | TMP2 | 01C0H | 000001C0H | nextPC | TP2OVIC | | | | | 21 | INTTP2CC0 | TMP2 capture 0/compare 0 match | TMP2 | 01D0H | 000001D0H | nextPC | TP2CCIC0 | | | | | 22 | INTTP2CC1 | TMP2 capture 1/compare 1 match | TMP2 | 01E0H | 000001E0H | nextPC | TP2CCIC1 | | Notes 1. For the restoring in the case of INTWDT2, see 19.2.2 (2) From INTWDT2 signal. **2.** n = 0 to FH Table 19-1. Interrupt Source List (2/3) | Туре | Classification | Default<br>Priority | Name | Trigger | Generating<br>Unit | Exception<br>Code | Handler<br>Address | Restored<br>PC | Interrupt<br>Control<br>Register | |----------|----------------|---------------------|---------------------|-----------------------------------------------------------------------------|--------------------|-------------------|--------------------|----------------|----------------------------------| | Maskable | Interrupt | 29 | INTTP5OV | TMP5 overflow | TMP5 | 0250H | 00000250H | nextPC | TP5OVIC | | | | 30 | INTTP5CC0 | TMP5 capture 0/compare 0 match | TMP5 | 0260H | 00000260H | nextPC | TP5CCIC0 | | | | 31 | INTTP5CC1 | TMP5 capture 1/compare 1 match | TMP5 | 0270H | 00000270H | nextPC | TP5CCIC1 | | | | 32 | INTTM0EQ0 | TMM0 compare match | TMM0 | 0280H | 00000280H | nextPC | TM0EQIC0 | | | | 33 | INTCB0R/<br>INTIIC1 | CSIB0 reception completion/ CSIB0 reception error/ IIC1 transfer completion | CSIB0/<br>IIC1 | 0290H | 00000290H | nextPC | CB0RIC/<br>IICIC1 | | | | 34 | INTCB0T | CSIB0 consecutive transmission write enable | CSIB0 | 02A0H | 000002A0H | nextPC | CB0TIC | | | | 35 | INTCB1R | CSIB1 reception completion/<br>CSIB1 reception error | CSIB1 | 02B0H | 000002B0H | nextPC | CB1RIC | | | | 36 | INTCB1T | CSIB1 consecutive transmission write enable | CSIB1 | 02C0H | 000002C0H | nextPC | CB1TIC | | | | 37 | INTCB2R | CSIB2 reception completion/<br>CSIB2 reception error | CSIB2 | 02D0H | 000002D0H | nextPC | CB2RIC | | | | 38 | INTCB2T | CSIB2 consecutive transmission write enable | CSIB2 | 02E0H | 000002E0H | nextPC | CB2TIC | | | | 41 | INTUA0R | UARTA0 reception completion | UARTA0 | 0310H | 00000310H | nextPC | UA0RIC | | | | 42 | INTUAOT | UARTA0 consecutive transmission enable | UARTA0 | 0320H | 00000320H | nextPC | UA0TIC | | | | 43 | INTUA1R | UARTA1 reception completion/<br>UARTA1 reception error | UARTA1 | 0330H | 00000330H | nextPC | UA1RIC | | | | 44 | INTUA1T | UARTA1 consecutive transmission enable | UARTA1 | 0340H | 00000340H | nextPC | UA1TIC | | | | 45 | INTUA2R/<br>INTIIC0 | UARTA2 reception completion/<br>IIC0 transfer completion | UARTA/<br>IIC0 | 0350H | 00000350H | nextPC | UA2RIC/<br>IICIC0 | | | | 46 | INTUA2T | UARTA2 consecutive transmission enable | UARTA2 | 0360H | 00000360H | nextPC | UA2TIC | | | | 47 | INTAD | A/D conversion completion | A/D | 0370H | 00000370H | nextPC | ADIC | | | | 48 | INTDMA0 | DMA0 transfer completion | DMA | 0380H | 00000380H | nextPC | DMAIC0 | | | | 49 | INTDMA1 | DMA1 transfer completion | DMA | 0390H | 00000390H | nextPC | DMAIC1 | | | | 50 | INTDMA2 | DMA2 transfer completion | DMA | 03A0H | 000003A0H | nextPC | DMAIC2 | | | | 51 | INTDMA3 | DMA3 transfer completion | DMA | 03B0H | 000003B0H | nextPC | DMAIC3 | | | | 52 | INTKR | Key return interrupt | KR | 03C0H | 000003C0H | nextPC | KRIC | | | | 53 | INTWTI | Watch timer interval | WT | 03D0H | 000003D0H | nextPC | WTIIC | | | | 54 | INTWT | Watch timer reference time | WT | 03E0H | 000003E0H | nextPC | WTIC | **Remarks 1.** Default Priority: The priority order when two or more maskable interrupt requests occur at the same time. The highest priority is 0. The priority order of non-maskable interrupt is INTWDT2 > NMI. Restored PC: The value of the program counter (PC) saved to EIPC, FEPC, or DBPC when interrupt servicing is started. Note, however, that the restored PC when a non-maskable or maskable interrupt is acknowledged while one of the following instructions is being executed does not become the nextPC (if an interrupt is acknowledged during interrupt execution, execution stops, and then resumes after the interrupt servicing has finished). - Load instructions (SLD.B, SLD.BU, SLD.H, SLD.HU, SLD.W) - Division instructions (DIV, DIVH, DIVU, DIVHU) - PREPARE, DISPOSE instructions (only if an interrupt is generated before the stack pointer is updated) nextPC: The PC value that starts the processing following interrupt/exception processing. 2. The execution address of the illegal instruction when an illegal opcode exception occurs is calculated by (Restored PC -4). ### 19.2 Non-Maskable Interrupts A non-maskable interrupt request signal is acknowledged unconditionally, even when interrupts are in the interrupt disabled (DI) status. An NMI is not subject to priority control and takes precedence over all the other interrupt request signals. This product has the following two non-maskable interrupt request signals. - NMI pin input (NMI) - Non-maskable interrupt request signal generated by overflow of watchdog timer (INTWDT2) The valid edge of the NMI pin can be selected from four types: "rising edge", "falling edge", "both edges", and "no edge detection". The non-maskable interrupt request signal generated by overflow of watchdog timer 2 (INTWDT2) functions when the WDTM2.WDM21 and WDTM2.WDM20 bits are set to "01". If two or more non-maskable interrupt request signals occur at the same time, the interrupt with the higher priority is serviced, as follows (the interrupt request signal with the lower priority is ignored). INTWDT2 > NMI If a new NMI or INTWDT2 request signal is issued while an NMI is being serviced, it is serviced as follows. #### (1) If new NMI request signal is issued while NMI is being serviced The new NMI request signal is held pending, regardless of the value of the PSW.NP bit. The pending NMI request signal is acknowledged after the NMI currently under execution has been serviced (after the RETI instruction has been executed). # (2) If INTWDT2 request signal is issued while NMI is being serviced The INTWDT2 request signal is held pending if the NP bit remains set (1) while the NMI is being serviced. The pending INTWDT2 request signal is acknowledged after the NMI currently under execution has been serviced (after the RETI instruction has been executed). If the NP bit is cleared (0) while the NMI is being serviced, the newly generated INTWDT2 request signal is executed (the NMI servicing is stopped). Caution For the non-maskable interrupt servicing executed by the non-maskable interrupt request signal (INTWDT2), see 19.2.2 (2) From INTWDT2 signal. Figure 19-1. Non-Maskable Interrupt Request Signal Acknowledgment Operation (1/2) (b) Non-maskable interrupt request signal generated during non-maskable interrupt servicing Non-maskable Non-maskable interrupt request signal generated during non-maskable interrupt servicing interrupt being serviced INTWDT2 NMI • NMI request generated during NMI servicing INTWDT2 request generated during NMI servicing (NP bit = 1 retained before INTWDT2 request) Main routine NMI servicing Main routine NMI servicing NMI (Held pending) request NMI → INTWDT2 request (Held pending) Servicing of pending NMI NMI request request INTWDT2 servicing System reset INTWDT2 request generated during NMI servicing (NP bit = 0 set before INTWDT2 request) Main routine NMI INTWDT2 servicing servicing NP = 0 → NMI → INTWDT2 → request request System reset • INTWDT2 request generated during NMI servicing (NP = 0 set after INTWDT2 request) Main routine NMI INTWDT2 servicing servicing INTWDT2→ (Held pending) request NP = 0 → NMIrequest System reset INTWDT2 • NMI request generated during INTWDT2 servicing • INTWDT2 request generated during INTWDT2 servicing Main routine Main routine INTWDT2 servicing INTWDT2 servicing INTWDT2 → (Invalid) (Invalid) request INTWDT2 request -INTWDT2 request -System reset System reset Figure 19-1. Non-Maskable Interrupt Request Signal Acknowledgment Operation (2/2) ### 19.2.1 Operation If a non-maskable interrupt request signal is generated, the CPU performs the following processing, and transfers control to the handler routine. - <1> Saves the restored PC to FEPC. - <2> Saves the current PSW to FEPSW. - <3> Writes exception code (0010H, 0020H) to the higher halfword (FECC) of ECR. - <4> Sets the PSW.NP and PSW.ID bits to 1 and clears the PSW.EP bit to 0. - <5> Sets the handler address (00000010H, 00000020H) corresponding to the non-maskable interrupt to the PC, and transfers control. The servicing configuration of a non-maskable interrupt is shown below. Figure 19-2. Servicing Configuration of Non-Maskable Interrupt #### 19.2.2 Restore # (1) From NMI pin input Execution is restored from the NMI servicing by the RETI instruction. When the RETI instruction is executed, the CPU performs the following processing, and transfers control to the address of the restored PC. - <1> Loads the restored PC and PSW from FEPC and FEPSW, respectively, because the PSW.EP bit is 0 and the PSW.NP bit is 1. - <2> Transfers control back to the address of the restored PC and PSW. The processing of the RETI instruction is shown below. Figure 19-3. RETI Instruction Processing Caution When the EP and NP bits are changed by the LDSR instruction during non-maskable interrupt servicing, in order to restore the PC and PSW correctly during recovery by the RETI instruction, it is necessary to set the EP bit back to 0 and the NP bit back to 1 using the LDSR instruction immediately before the RETI instruction. **Remark** The solid line shows the CPU processing flow. # (2) From INTWDT2 signal Restoring from non-maskable interrupt servicing executed by the non-maskable interrupt request (INTWDT2) by using the RETI instruction is disabled. Execute the following software reset processing. INTWDT2 occurs. FEPC ← Software reset processing address FEPSW ← Value that sets NP bit = 1, EP bit = 0 RETI RETI RETI 10 times (FEPC and FEPSWNote must be set.) PSW ← PSW default value setting Initialization processing Note FEPSW ← Value that sets NP bit = 1, EP bit = 0 Figure 19-4. Software Reset Processing ### 19.2.3 NP flag The NP flag is a status flag that indicates that non-maskable interrupt servicing is under execution. This flag is set when a non-maskable interrupt request signal has been acknowledged, and masks non-maskable interrupt requests to prohibit multiple interrupts from being acknowledged. ### 19.3 Maskable Interrupts Maskable interrupt request signals can be masked by interrupt control registers. The V850ES/JF3-L has 55 maskable interrupt sources. If two or more maskable interrupt request signals are generated at the same time, they are acknowledged according to the default priority. In addition to the default priority, eight levels of priorities can be specified by using the interrupt control registers (programmable priority control). When an interrupt request signal has been acknowledged, the acknowledgment of other maskable interrupt request signals is disabled and the interrupt disabled (DI) status is set. When the EI instruction is executed in an interrupt service routine, the interrupt enabled (EI) status is set, which enables servicing of interrupts having a higher priority than the interrupt request signal in progress (specified by the interrupt control register). Note that only interrupts with a higher priority will have this capability; interrupts with the same priority level cannot be nested. To enable multiple interrupts, however, save EIPC and EIPSW to memory or general-purpose registers before executing the EI instruction, and execute the DI instruction before the RETI instruction to restore the original values of EIPC and EIPSW. #### 19.3.1 Operation If a maskable interrupt occurs, the CPU performs the following processing, and transfers control to a handler routine. - <1> Saves the restored PC to EIPC. - <2> Saves the current PSW to EIPSW. - <3> Writes an exception code to the lower halfword of ECR (EICC). - <4> Sets the PSW. ID bit to 1 and clears the PSW. EP bit to 0. - <5> Sets the handler address corresponding to each interrupt to the PC, and transfers control. The maskable interrupt request signal masked by INTC and the maskable interrupt request signal generated while another interrupt is being serviced (while the PSW.NP bit = 1 or the PSW.ID bit = 1) are held pending inside INTC. In this case, servicing a new maskable interrupt is started in accordance with the priority of the pending maskable interrupt request signal if either the maskable interrupt is unmasked or the NP and ID bits are cleared to 0 by using the RETI or LDSR instruction. How maskable interrupts are serviced is illustrated below. Figure 19-5. Maskable Interrupt Servicing #### 19.3.2 Restore Recovery from maskable interrupt servicing is carried out by the RETI instruction. When the RETI instruction is executed, the CPU performs the following processing, and transfers control to the address of the restored PC. - <1> Loads the restored PC and PSW from EIPC and EIPSW because the PSW.EP bit is 0 and the PSW.NP bit is 0. - <2> Transfers control back to the address of the restored PC and PSW. The processing of the RETI instruction is shown below. Figure 19-6. RETI Instruction Processing Note For the ISPR register, see 19.3.6 In-service priority register (ISPR). Caution When the EP and NP bits are changed by the LDSR instruction during maskable interrupt servicing, in order to restore the PC and PSW correctly during recovery by the RETI instruction, it is necessary to set the EP bit back to 0 and the NP bit back to 0 using the LDSR instruction immediately before the RETI instruction. Remark The solid line shows the CPU processing flow. ### 19.3.3 Priorities of maskable interrupts The INTC performs multiple interrupt servicing in which an interrupt is acknowledged while another interrupt is being serviced. Multiple interrupts can be controlled by priority levels. There are two types of priority level control: control based on the default priority levels, and control based on the programmable priority levels that are specified by the interrupt priority level specification bit (xxPRn) of the interrupt control register (xxICn). When two or more interrupts having the same priority level specified by the xxPRn bit are generated at the same time, interrupt request signals are serviced in order depending on the priority level allocated to each interrupt request type (default priority level) beforehand. For more information, see **Table 19-1 Interrupt Source List**. The programmable priority control customizes interrupt request signals into eight levels by setting the priority level specification flag. Note that when an interrupt request signal is acknowledged, the PSW.ID flag is automatically set to 1. Therefore, when multiple interrupts are to be used, clear the ID flag to 0 beforehand (for example, by placing the EI instruction in the interrupt service program) to set the interrupt enable mode. Remark xx: Identification name of each peripheral unit (see Table 19-2 Interrupt Control Register (xxICn)) n: Peripheral unit number (see Table 19-2 Interrupt Control Register (xxlCn)). Main routine Servicing of b Servicing of a ΕI FΙ Interrupt Interrupt request a request b Interrupt request b is acknowledged because the (level 3) (level 2) priority of b is higher than that of a and interrupts are enabled. Servicing of c Interrupt request c Interrupt request d Although the priority of interrupt request d is higher (level 3) (level 2) than that of c, d is held pending because interrupts are disabled. Servicing of d Servicing of e ĒΙ Interrupt request e Interrupt request f Interrupt request f is held pending even if interrupts are (level 2) (level 3) enabled because its priority is lower than that of e. Servicing of f Servicing of g Interrupt request h Interrupt request g (level 1) Interrupt request h is held pending even if interrupts are (level 1) enabled because its priority is the same as that of g. Servicing of h Figure 19-7. Example of Processing in Which Another Interrupt Request Signal Is Issued While an Interrupt Is Being Serviced (1/2) Caution To perform multiple interrupt servicing, the values of the EIPC and EIPSW registers must be saved before executing the EI instruction. When returning from multiple interrupt servicing, restore the values of EIPC and EIPSW after executing the DI instruction. **Remarks 1.** a to u in the figure are the temporary names of interrupt request signals shown for the sake of explanation. 2. The default priority in the figure indicates the relative priority between two interrupt request signals. Main routine Servicing of i ĖΙ Servicing of k Ínterrupt requesit Interrupt request i (level 3) (level 2) Interrupt request j is held pending because its Interrupt request I priority is lower than that of i. (level 1) k that occurs after j is acknowledged because it has the higher priority. Servicing of j Servicing of I Interrupt requests m and n are held pending Interrupt because servicing of I is performed in the interrupt request m disabled status. (level 3) -Interrupt request I Ínterrupt request n (level 2) Pending interrupt requests are acknowledged after Servicing of n servicing of interrupt request I. At this time, interrupt request n is acknowledged first even though m has occurred first because the priority of n is higher than that of m. Servicing of m Servicing of o Servicing of p FΙ Servicing of q Interrupt request o Interrupt Servicing of r ĖΙ (level 3) Interrupt request p (level 2) request q Interrupt request r (level 0) If levels 3 to 0 are acknowledged Servicing of s Pending interrupt requests t and u are acknowledged after servicing of s. Because the priorities of t and u are the same, u is Interrupt acknowledged first because it has the higher request t default priority, regardless of the order in which the (level 2)→ Interrupt request s Interrupt request u interrupt requests have been generated. (level 1) (level 2)--Servicing of u Servicing of t Notes 1. Lower default priority 2. Higher default priority Caution To perform multiple interrupt servicing, the values of the EIPC and EIPSW registers must be saved before executing the El instruction. When returning from multiple interrupt servicing, restore the values of EIPC and EIPSW after executing the DI instruction. Figure 19-7. Example of Processing in Which Another Interrupt Request Signal Is Issued While an Interrupt Is Being Serviced (2/2) Main routine Interrupt request a (level 2) Interrupt request b (level 1) Servicing of interrupt request b Interrupt request b and c are Interrupt request c (level 1) acknowledged first according to their priorities. Because the priorities of b and c are the same, b is acknowledged first Default priority Servicing of interrupt request c according to the default priority. a > b > cServicing of interrupt request a Caution To perform multiple interrupt servicing, the values of the EIPC and EIPSW registers must be saved before executing the El instruction. When returning from multiple interrupt servicing, restore the values of EIPC and EIPSW after executing the DI instruction. Remarks 1. a to c in the figure are the temporary names of interrupt request signals shown for the sake of explanation. 2. The default priority in the figure indicates the relative priority between two interrupt request Figure 19-8. Example of Servicing Interrupt Request Signals Simultaneously Generated signals. ### 19.3.4 Interrupt control register (xxlCn) The xxlCn register is assigned to each interrupt request signal (maskable interrupt) and sets the control conditions for each maskable interrupt request. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 47H. Caution Disable interrupts (DI) or mask the interrupt to read the xxICn.xxIFn bit. If the xxIFn bit is read while interrupts are enabled (EI) or while the interrupt is unmasked, the correct value may not be read when acknowledging an interrupt and reading the bit conflict. | xxIFn | Interrupt request flag <sup>Note</sup> | |-------|----------------------------------------| | 0 | Interrupt request not issued | | 1 | Interrupt request issued | | | xxMKn | Interrupt mask flag | | | | | | |----------------------------------------|-------|----------------------------|--|--|--|--|--| | | 0 | nterrupt servicing enabled | | | | | | | Interrupt servicing disabled (pending) | | | | | | | | | xxPRn2 | xxPRn1 | xxPRn0 | Interrupt priority specification bit | |--------|--------|--------|--------------------------------------| | 0 | 0 | 0 | Specifies level 0 (highest). | | 0 | 0 | 1 | Specifies level 1. | | 0 | 1 | 0 | Specifies level 2. | | 0 | 1 | 1 | Specifies level 3. | | 1 | 0 | 0 | Specifies level 4. | | 1 | 0 | 1 | Specifies level 5. | | 1 | 1 | 0 | Specifies level 6. | | 1 | 1 | 1 | Specifies level 7 (lowest). | Note The flag xxIFn is reset automatically by the hardware if an interrupt request signal is acknowledged. Remark xx: Identification name of each peripheral unit (see Table 19-2 Interrupt Control Register (xxICn)) n: Peripheral unit number (see Table 19-2 Interrupt Control Register (xxICn)). The addresses and bits of the interrupt control registers are as follows. Table 19-2. Interrupt Control Register (xxICn) (1/2) | Address | Register | Bit | | | | | | | | |-----------|-------------------|-------------------|-------------------|---|---|---|---------------------|---------------------|---------------------| | | | <7> | <6> | 5 | 4 | 3 | 2 | 1 | 0 | | FFFFF110H | LVIIC | LVIIF | LVIMK | 0 | 0 | 0 | LVIPR2 | LVIPR1 | LVIPR0 | | FFFFF112H | PIC0 | PIF0 | PMK0 | 0 | 0 | 0 | PPR02 | PPR01 | PPR00 | | FFFFF114H | PIC1 | PIF1 | PMK1 | 0 | 0 | 0 | PPR12 | PPR11 | PPR10 | | FFFFF116H | PIC2 | PIF2 | PMK2 | 0 | 0 | 0 | PPR22 | PPR21 | PPR20 | | FFFFF118H | PIC3 | PIF3 | РМК3 | 0 | 0 | 0 | PPR32 | PPR31 | PPR30 | | FFFFF11AH | PIC4 | PIF4 | PMK4 | 0 | 0 | 0 | PPR42 | PPR41 | PPR40 | | FFFFF11CH | PIC5 | PIF5 | PMK5 | 0 | 0 | 0 | PPR52 | PPR51 | PPR50 | | FFFFF11EH | PIC6 | PIF6 | PMK6 | 0 | 0 | 0 | PPR62 | PPR61 | PPR60 | | FFFFF120H | PIC7 | PIF7 | PMK7 | 0 | 0 | 0 | PPR72 | PPR71 | PPR70 | | FFFFF122H | TQ00VIC | TQ00VIF | TQ0OVMK | 0 | 0 | 0 | TQ0OVPR2 | TQ0OVPR1 | TQ0OVPR0 | | FFFFF124H | TQ0CCIC0 | TQ0CCIF0 | TQ0CCMK0 | 0 | 0 | 0 | TQ0CCPR02 | TQ0CCPR01 | TQ0CCPR00 | | FFFFF126H | TQ0CCIC1 | TQ0CCIF1 | TQ0CCMK1 | 0 | 0 | 0 | TQ0CCPR12 | TQ0CCPR11 | TQ0CCPR10 | | FFFFF128H | TQ0CCIC2 | TQ0CCIF2 | TQ0CCMK2 | 0 | 0 | 0 | TQ0CCPR22 | TQ0CCPR21 | TQ0CCPR20 | | FFFFF12AH | TQ0CCIC3 | TQ0CCIF3 | TQ0CCMK3 | 0 | 0 | 0 | TQ0CCPR32 | TQ0CCPR31 | TQ0CCPR30 | | FFFFF12CH | TP0OVIC | TP0OVIF | TP0OVMK | 0 | 0 | 0 | TP0OVPR2 | TP00VPR1 | TP0OVPR0 | | FFFFF12EH | TP0CCIC0 | TP0CCIF0 | TP0CCMK0 | 0 | 0 | 0 | TP0CCPR02 | TP0CCPR01 | TP0CCPR00 | | FFFFF130H | TP0CCIC1 | TP0CCIF1 | TP0CCMK1 | 0 | 0 | 0 | TP0CCPR12 | TP0CCPR11 | TP0CCPR10 | | FFFFF132H | TP10VIC | TP10VIF | TP10VMK | 0 | 0 | 0 | TP10VPR2 | TP10VPR1 | TP1OVPR0 | | FFFFF134H | TP1CCIC0 | TP1CCIF0 | TP1CCMK0 | 0 | 0 | 0 | TP1CCPR02 | TP1CCPR01 | TP1CCPR00 | | FFFFF136H | TP1CCIC1 | TP1CCIF1 | TP1CCMK1 | 0 | 0 | 0 | TP1CCPR12 | TP1CCPR11 | TP1CCPR10 | | FFFFF138H | TP2OVIC | TP2OVIF | TP2OVMK | 0 | 0 | 0 | TP2OVPR2 | TP2OVPR1 | TP2OVPR0 | | FFFFF13AH | TP2CCIC0 | TP2CCIF0 | TP2CCMK0 | 0 | 0 | 0 | TP2CCPR02 | TP2CCPR01 | TP2CCPR00 | | FFFFF13CH | TP2CCIC1 | TP2CCIF1 | TP2CCMK1 | 0 | 0 | 0 | TP2CCPR12 | TP2CCPR11 | TP2CCPR10 | | FFFFF14AH | TP5OVIC | TP5OVIF | TP5OVMK | 0 | 0 | 0 | TP5OVPR2 | TP5OVPR1 | TP5OVPR0 | | FFFFF14CH | TP5CCIC0 | TP5CCIF0 | TP5CCMK0 | 0 | 0 | 0 | TP5CCPR02 | TP5CCPR01 | TP5CCPR00 | | FFFFF14EH | TP5CCIC1 | TP5CCIF1 | TP5CCMK1 | 0 | 0 | 0 | TP5CCPR12 | TP5CCPR11 | TP5CCPR10 | | FFFFF150H | TM0EQIC0 | TM0EQIF0 | TM0EQMK0 | 0 | 0 | 0 | TM0EQPR02 | TM0EQPR01 | TM0EQPR00 | | FFFFF152H | CB0RIC/<br>IICIC1 | CB0RIF/<br>IICIF1 | CB0RMK/<br>IICMK1 | 0 | 0 | 0 | CB0RPR2/<br>IICPR12 | CB0RPR1/<br>IICPR11 | CB0RPR0/<br>IICPR10 | | FFFFF154H | CB0TIC | CB0TIF | СВ0ТМК | 0 | 0 | 0 | CB0TPR2 | CB0TPR1 | CB0TPR0 | | FFFFF156H | CB1RIC | CB1RIF | CB1RMK | 0 | 0 | 0 | CB1RPR2 | CB1RPR1 | CB1RPR0 | | FFFFF158H | CB1TIC | CB1TIF | CB1TMK | 0 | 0 | 0 | CB1TPR2 | CB1TPR1 | CB1TPR0 | | FFFFF15AH | CB2RIC | CB2RIF | CB2RMK | 0 | 0 | 0 | CB2RPR2 | CB2RPR1 | CB2RPR0 | | FFFFF15CH | CB2TIC | CB2TIF | CB2TMK | 0 | 0 | 0 | CB2TPR2 | CB2TPR1 | CB2TPR0 | | FFFFF162H | UA0RIC | UA0RIF | UA0RMK | 0 | 0 | 0 | UA0RPR2 | UA0RPR1 | UA0RPR0 | | FFFFF164H | UA0TIC | UA0TIF | UA0TMK | 0 | 0 | 0 | UA0TPR2 | UA0TPR1 | UA0TPR0 | | FFFFF166H | UA1RIC | UA1RIF | UA1RMK | 0 | 0 | 0 | UA1RPR2 | UA1RPR1 | UA1RPR0 | | FFFFF168H | UA1TIC | UA1TIF | UA1TMK | 0 | 0 | 0 | UA1TPR2 | UA1TPR1 | UA1TPR0 | | FFFF16AH | UA2RIC/ | UA2RIF/<br>IICIF0 | UA2RMK/ | 0 | 0 | 0 | UA2RPR2/<br>IICPR02 | UA2RPR1/ | UA2RPR0/<br>IICPR00 | | FFFF40011 | IICICO | | IICMK0 | 0 | | 0 | | | | | FFFFF16CH | UA2TIC | UA2TIF | UA2TMK | 0 | 0 | 0 | UA2TPR2 | UA2TPR1 | UA2TPR0 | | FFFFF16EH | ADIC | ADIF | ADMK | 0 | 0 | 0 | ADPR2 | ADPR1 | ADPR0 | Address Register <7> <6> 5 4 3 2 1 0 FFFFF170H DMAIC0 DMAIF0 DMAMK0 0 0 0 DMAPR02 DMAPR01 DMAPR00 FFFFF172H DMAIC1 DMAIF1 DMAMK1 0 DMAPR12 DMAPR11 DMAPR10 FFFFF174H DMAIC2 DMAIF2 DMAMK2 0 0 DMAPR22 DMAPR21 DMAPR20 FFFFF176H DMAIC3 DMAIF3 DMAMK3 0 0 0 DMAPR32 DMAPR31 DMAPR30 FFFFF178H KRIC KRIF KRMK KRPR2 KRPR1 KRPR0 O 0 0 FFFFF17AH WTIIC WTIIF WTIMK WTIPR2 WTIPR1 WTIPR0 0 0 WTIF FFFFF17CH WTIC WTMK 0 0 0 WTPR2 WTPR1 WTPR0 Table 19-2. Interrupt Control Register (xxICn) (2/2) # 19.3.5 Interrupt mask registers 0 to 3 (IMR0 to IMR3) The IMR0 to IMR3 registers set the interrupt mask state for the maskable interrupts. The xxMKn bit of the IMR0 to IMR3 registers is equivalent to the xxICn.xxMKn bit. The IMRm register can be read or written in 16-bit units (m = 0 to 3). If the higher 8 bits of the IMRm register are used as an IMRmH register and the lower 8 bits as an IMRmL register, these registers can be read or written in 8-bit or 1-bit units (m = 0 to 3). Reset sets these registers to FFFFH. Caution The device file defines the xxICn.xxMKn bit as a reserved word. If a bit is manipulated using the name of xxMKn, the contents of the xxICn register, instead of the IMRm register, are rewritten (as a result, the contents of the IMRm register are also rewritten). | IMR3 (IMR3H <sup>Note</sup> ) | | | | | FFFFF106F<br>FFFFF106 | | FFFFF107 | 7H | |---------------------------------------------|----------------|----------------------|-----------------------|-----------------------------|-----------------------------|-----------------------------|-------------------|----------------| | IMR3 (IMR3H <sup>Note</sup> ) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IMR3L | 1 | WTMK | WTIMK | KRMK | DMAMK3 | DMAMK2 | DMAMK1 | DMAMK | | After r | eset: FFFF | H R/W | Addres | | FFFFF104l<br>FFFFF104 | , | FFFFF10 | 5H | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | IMR2 (IMR2H <sup>Note</sup> ) | ADMK | UA2TMK | UA2RMK/<br>IICMK0 | UA1TMK | UA1RMK | UA0TMK | UA0RMK | 1 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IMR2L | 1 | CB2TMK | CB2RMK | CB1TMK | CB1RMK | СВОТМК | CB0RMK/<br>IICMK1 | TM0EQMK | | INADA (INADA I INOte) | 15 | 14 | 13 | 12 | 11 | 10 | FFFFF10 | 8 | | IMR1 (IMR1H <sup>Note</sup> ) | TP5CCMK1 | TP5CCMK0 | TP50VMK | 1 | 1 | 1 | 1 | 1 | | , | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IMR1L | 1 | TP2CCMK1 | TP2CCMK0 | TP2OVMK | TP1CCMK1 | TP1CCMK0 | TP10VMK | TP0CCMK | | | eset: FFFF | H R/W | Addres | | FFFFF100I | , | | | | After r | | | | IMROL | FFFFF100 | он, імкон | FFFFF10 | 1H | | After r | 15 | 14 | 13 | 12<br>12 | 11 | 0H, IMR0H<br>10 | FFFFF10<br>9 | 1H<br>8 | | | 15<br>TP0CCMK0 | 14<br>TP0OVMK | 13<br>TQ0CCMK3 | | | 10 | | | | | | | _ | 12 | 11 | 10 | 9 | 8 | | After r IMR0 (IMR0H <sup>Note</sup> ) IMR0L | TP0CCMK0 | TP0OVMK | TQ0CCMK3 | 12<br>TQ0CCMK2 | 11<br>TQ0CCMK1 | 10<br>TQ0CCMK0 | 9<br>TQ0OVMK | 8<br>PMK7<br>0 | | IMR0 (IMR0H <sup>Note</sup> ) | TP0CCMK0 | TP00VMK | TQ0CCMK3 | 12<br>TQ0CCMK2<br>4 | TQ0CCMK1 | 10<br>TQ0CCMK0<br>2 | 9<br>TQ0OVMK<br>1 | 8<br>PMK7<br>0 | | IMR0 (IMR0H <sup>Note</sup> ) | TP0CCMK0 | TP00VMK | TQ0CCMK3<br>5<br>PMK4 | 12<br>TQ0CCMK2<br>4<br>PMK3 | TQ0CCMK1 | 10<br>TQ0CCMK0<br>2<br>PMK1 | 9<br>TQ0OVMK<br>1 | 8<br>PMK7<br>0 | | IMR0 (IMR0H <sup>Note</sup> ) | 7<br>PMK6 | TP00VMK<br>6<br>PMK5 | TQ0CCMK3<br>5<br>PMK4 | TQ0CCMK2 4 PMK3 | 11<br>TQ0CCMK1<br>3<br>PMK2 | 10<br>TQ0CCMK0<br>2<br>PMK1 | 9<br>TQ0OVMK<br>1 | 8<br>PMK7 | **Note** To read bits 8 to 15 of the IMR0 to IMR3 registers in 8-bit or 1-bit units, specify them as bits 0 to 7 of IMR0H to IMR3H registers. Caution Set bits 7 to 12 of the IMR1 register, bits 7 and 8 of the IMR2 register, and bits 7 to 15 of the IMR3 register to 1. If the setting of these bits is changed, the operation is not guaranteed. Remark xx: Identification name of each peripheral unit (see Table 19-2 Interrupt Control Register (xxICn)). n: Peripheral unit number (see Table 19-2 Interrupt Control Register (xxICn)) #### 19.3.6 In-service priority register (ISPR) The ISPR register holds the priority level of the maskable interrupt currently acknowledged. When an interrupt request signal is acknowledged, the bit of this register corresponding to the priority level of that interrupt request signal is set to 1 and remains set while the interrupt is serviced. When the RETI instruction is executed, the bit corresponding to the interrupt request signal having the highest priority is automatically reset to 0 by hardware. However, it is not reset to 0 when execution is returned from non-maskable interrupt servicing or exception processing. This register is read-only, in 8-bit or 1-bit units. Reset sets this register to 00H. Caution If an interrupt is acknowledged while the ISPR register is being read in the interrupt enabled (EI) status, the value of the ISPR register after the bits of the register have been set by acknowledging the interrupt may be read. To accurately read the value of the ISPR register before an interrupt is acknowledged, read the register while interrupts are disabled (DI). # 19.3.7 ID flag This flag controls the maskable interrupt's operating state, and stores control information regarding enabling or disabling of interrupt request signals. An interrupt disable flag (ID) is assigned to the PSW. Reset sets this flag to 00000020H. | ID | Specification of maskable interrupt servicing Note | |----|---------------------------------------------------------------------| | 0 | Maskable interrupt request signal acknowledgment enabled | | 1 | Maskable interrupt request signal acknowledgment disabled (pending) | ## Note Interrupt disable flag (ID) function This bit is set to 1 by the DI instruction and cleared to 0 by the EI instruction. Its value is also modified by the RETI instruction or LDSR instruction when referencing the PSW. Non-maskable interrupt request signals and exceptions are acknowledged regardless of this flag. When a maskable interrupt request signal is acknowledged, the ID flag is automatically set to 1 by hardware. The interrupt request signal generated during the acknowledgment disabled period (ID flag = 1) is acknowledged when the xxICn.xxIFn bit is set to 1, and the ID flag is cleared to 0. # 19.3.8 Watchdog timer mode register 2 (WDTM2) This register can be read or written in 8-bit units (for details, see **CHAPTER 11 FUNCTIONS OF WATCHDOG TIMER 2**). Reset sets this register to 67H. | Aller les | set: 67H | □/ VV | Address: F | FFFFODU | 1 | | | | |-----------|----------|-------|------------|---------------|-------------|-----------|-------------|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WDTM2 | 0 | WDM21 | WDM20 | 0 | 0 | 0 | 0 | 0 | | | WDM21 | WDM20 | | Selection o | f watchdog | timer ope | ration mode | e | | | 0 | 0 | Stops ope | ration | | | | | | | 0 | 1 | Non-mask | able interr | upt request | mode | | | | | 1 | × | Reset mod | de (initial-v | alue) | | | | # 19.4 Software Exception A software exception is generated when the CPU executes the TRAP instruction, and can always be acknowledged. # 19.4.1 Operation If a software exception occurs, the CPU performs the following processing, and transfers control to the handler routine. - <1> Saves the restored PC to EIPC. - <2> Saves the current PSW to EIPSW. - <3> Writes an exception code to the lower 16 bits (EICC) of ECR (interrupt source). - <4> Sets the PSW.EP and PSW.ID bits to 1. - <5> Sets the handler address (00000040H or 00000050H) corresponding to the software exception to the PC, and transfers control. The processing of a software exception is shown below. Figure 19-9. Software Exception Processing The handler address is determined by the TRAP instruction's operand (vector). If the vector is 00H to 0FH, it becomes 00000040H, and if the vector is 10H to 1FH, it becomes 00000050H. #### 19.4.2 Restore Restoration from software exception processing is carried out by the RETI instruction. By executing the RETI instruction, the CPU carries out the following processing and shifts control to the restored PC's address. - <1> Loads the restored PC and PSW from EIPC and EIPSW because the PSW.EP bit is 1. - <2> Transfers control to the address of the restored PC and PSW. The processing of the RETI instruction is shown below. Figure 19-10. RETI Instruction Processing instruction, it is necessary to set the EP bit back to 1 and the NP bit back to 0 using the LDSR instruction immediately before the RETI instruction. Remark The solid line shows the CPU processing flow. # 19.4.3 EP flag The EP flag is a status flag used to indicate that exception processing is in progress. It is set when an exception occurs. # 19.5 Exception Trap An exception trap is an interrupt that is requested when the illegal execution of an instruction takes place. In the V850ES/JF3-L, an illegal opcode exception (ILGOP: Illegal Opcode Trap) is considered as an exception trap. # 19.5.1 Illegal opcode An illegal opcode is defined as an instruction with instruction opcode (bits 10 to 5) = 1111111B, sub-opcode (bits 26 to 23) = 0111B to 1111B, and sub-opcode (bit 16) = 0B. When such an instruction is executed, an exception trap is generated. Caution It is recommended not to use an illegal opcode because instructions may newly be assigned in the future. # (1) Operation If an exception trap occurs, the CPU performs the following processing, and transfers control to the handler routine. - <1> Saves the restored PC to DBPC. - <2> Saves the current PSW to DBPSW. - <3> Sets the PSW.NP, PSW.EP, and PSW.ID bits to 1. - <4> Sets the handler address (00000060H) corresponding to the exception trap to the PC, and transfers control. The processing of the exception trap is shown below. Figure 19-11. Exception Trap Processing ## (2) Restoration Restoration from an exception trap is carried out by the DBRET instruction. By executing the DBRET instruction, the CPU carries out the following processing and controls the address of the restored PC. - <1> Loads the restored PC and PSW from DBPC and DBPSW. - <2> Transfers control to the address indicated by the restored PC and PSW. Caution DBPC and DBPSW can be accessed only during the interval between the execution of an illegal opcode and DBRET instruction. Processing for restoring from an exception trap is shown below. Figure 19-12. Processing for Restoring from Exception Trap # 19.5.2 Debug trap A debug trap is an exception that is generated when the DBTRAP instruction is executed and is always acknowledged. # (1) Operation Upon occurrence of a debug trap, the CPU performs the following processing. - <1> Saves restored PC to DBPC. - <2> Saves current PSW to DBPSW. - <3> Sets the PSW.NP, PSW.EP, and PSW.ID bits to 1. - <4> Sets handler address (00000060H) for debug trap to PC and transfers control. The debug trap processing format is shown below. Figure 19-13. Debug Trap Processing Format # (2) Restoration Restoration from a debug trap is executed with the DBRET instruction. With the DBRET instruction, the CPU performs the following steps and transfers control to the address of the restored PC. - <1> The restored PC and PSW are read from DBPC and DBPSW. - <2> Control is transferred to the fetched address of the restored PC and PSW. Caution DBPC and DBPSW can be accessed only during the interval between the execution of the DBTRAP instruction and DBRET instruction. The processing format for restoration from a debug trap is shown below. Figure 19-14. Processing Format of Restoration from Debug Trap # 19.6 External Interrupt Request Input Pins (NMI and INTP0 to INTP7) #### 19.6.1 Noise elimination # (1) Eliminating noise on NMI pin The NMI pin has an internal noise elimination circuit that uses analog delay. Therefore, the input level of the NMI pin is not detected as an edge unless it is maintained for a specific time or longer. Therefore, an edge is detected after specific time. The NMI pin can be used to release the STOP mode. In the STOP mode, noise is not eliminated by using the system clock because the internal system clock is stopped. #### (2) Eliminating noise on INTP0 to INTP7 pins The INTP0 to INTP7 pins have an internal noise elimination circuit that uses analog delay. Therefore, the input level of the NMI pin is not detected as an edge unless it is maintained for a specific time or longer. Therefore, an edge is detected after specific time. ### 19.6.2 Edge detection The valid edge of each of the NMI and INTP0 to INTP7 pins can be selected from the following four. - · Rising edge - · Falling edge - Both rising and falling edges - · No edge detected The edge of the NMI pin is not detected after reset. Therefore, the interrupt request signal is not acknowledged unless a valid edge is enabled by using the INTFO and INTRO register (the NMI pin functions as a normal port pin). # (1) External interrupt falling, rising edge specification register 0 (INTF0, INTR0) The INTF0 and INTR0 registers are 8-bit registers that specify detection of the falling and rising edges of the NMI pin via bit 2 and the external interrupt pins (INTP0 to INTP3) via bits 3 to 6. These registers can be read or written in 8-bit or 1-bit units. Reset sets these registers to 00H. Caution When the function is changed from the external interrupt function (alternate function) to the port function, an edge may be detected. Therefore, clear the INTF0n and INTR0n bits to 00, and then set the port mode. Table 19-3. Valid Edge Specification | INTF0n | INTR0n | Valid Edge Specification (n = 2 to 6) | |--------|--------|---------------------------------------| | 0 | 0 | No edge detected | | 0 | 1 | Rising edge | | 1 | 0 | Falling edge | | 1 | 1 | Both rising and falling edges | Caution Be sure to clear the INTF0n and INTR0n bits to 00 when these registers are not used as the NMI or INTP0 to INTP3 pins. **Remark** n = 2: Control of NMI pin n = 3 to 6: Control of INTP0 to INTP3 pins # (2) External interrupt falling, rising edge specification register 3 (INTF3, INTR3) The INTF3 and INTR3 registers are 8-bit registers that specify detection of the falling and rising edges of the external interrupt pin (INTP7). These registers can be read or written in 8-bit or 1-bit units. Reset sets these registers to 00H. - Cautions 1. When the function is changed from the external interrupt function (alternate function) to the port function, an edge may be detected. Therefore, clear the INTF31 and INTR31 bits to 00, and then set the port mode. - 2. The INTP7 pin and RXDA0 pin are alternate-function pins. When using the pin as the RXDA0 pin, disable edge detection for the INTP7 alternate-function pin (clear the INTF3.INTF31 bit and the INRT3.INTR31 bit to 0). When using the pin as the INTP7 pin, stop UARTA0 reception (clear the UA0CTL0.UA0RXE bit to 0). Table 19-4. Valid Edge Specification | INTF31 | INTR31 | Valid Edge Specification | |--------|--------|-------------------------------| | 0 | 0 | No edge detected | | 0 | 1 | Rising edge | | 1 | 0 | Falling edge | | 1 | 1 | Both rising and falling edges | Caution Be sure to clear the INTF31 and INTR31 bits to 00 when these registers are not used as INTP7 pin. # (3) External interrupt falling, rising edge specification register 9H (INTF9H, INTR9H) The INTF9H and INTR9H registers are 8-bit registers that specify detection of the falling and rising edges of the external interrupt pins (INTP4 to INTP6). These registers can be read or written in 8-bit or 1-bit units. Reset sets these registers to 00H. Caution When the function is changed from the external interrupt function (alternate function) to the port function, an edge may be detected. Therefore, clear the INTF9n and INTR9n bits to 0, and then set the port mode. Table 19-5. Valid Edge Specification | INTF9n | INTR9n | Valid Edge Specification (n = 13 to 15) | |--------|--------|-----------------------------------------| | 0 | 0 | No edge detected | | 0 | 1 | Rising edge | | 1 | 0 | Falling edge | | 1 | 1 | Both rising and falling edges | Caution Be sure to clear the INTF9n and INTR9n bits to 00 when these registers are not used as INTP4 to INTP6 pins. **Remark** n = 13 to 15: Control of INTP4 to INTP6 pins #### (4) Noise elimination control register (NFC) Digital noise elimination can be selected for the INTP3 pin. The noise elimination settings are performed using the NFC register. When digital noise elimination is selected, the sampling clock for digital sampling can be selected from among fxx/64, fxx/128, fxx/256, fxx/512, fxx/1,024, and fxT. Sampling is performed 3 times. Even when digital noise elimination is selected, using fxT as the sampling clock makes it possible to use the INTP3 interrupt request signal to release the IDLE1, IDLE2, and STOP modes. This register can be read or written in 8-bit units. Reset sets this register to 00H. # Caution After the sampling clock has been changed, it takes 3 sampling clocks to initialize the digital noise eliminator. Therefore, if an INTP3 valid edge is input within these 3 sampling clocks after the sampling clock has been changed, an interrupt request signal may be generated. Therefore, be careful about the following points when using the interrupt and DMA functions. - When using the interrupt function, after the 3 sampling clocks have elapsed, enable interrupts after the interrupt request flag (PIC3.PIF3 bit) has been cleared. - When using the DMA function (started by INTP3), enable DMA after 3 sampling clocks have elapsed. After reset: 00H R/W Address: FFFFF318H 7 6 5 4 3 2 1 0 NFC NFEN 0 0 0 0 NFC2 NFC1 NFC0 | NFEN | Settings of INTP3 pin noise elimination | |------|-----------------------------------------| | 0 | Analog noise elimination (60 ns (TYP.)) | | 1 | Digital noise elimination | | NFC2 | NFC1 | NFC0 | Digital sampling clock | |------------------|------|------|------------------------| | 0 | 0 | 0 | fxx/64 | | 0 | 0 | 1 | fxx/128 | | 0 | 1 | 0 | fxx/256 | | 0 | 1 | 1 | fxx/512 | | 1 | 0 | 0 | fxx/1,024 | | 1 | 0 | 1 | fxt (subclock) | | Other than above | | | Setting prohibited | Remarks 1. Since sampling is performed 3 times, the reliably eliminated noise width is 2 sampling clocks. 2. In the case of noise with a width smaller than 2 sampling clocks, an interrupt request signal is generated if noise synchronized with the sampling clock is input. ## 19.7 Interrupt Acknowledge Time of CPU Except the following cases, the interrupt acknowledge time of the CPU is 4 clocks minimum. To input interrupt request signals successively, input the next interrupt request signal at least 5 clocks after the preceding interrupt. - In IDLE1/IDLE2/STOP mode - When the external bus is accessed - When interrupt request non-sampling instructions are successively executed (see 19.8 Periods in Which Interrupts Are Not Acknowledged by CPU.) - When the interrupt control register is accessed Figure 19-15. Pipeline Operation at Interrupt Request Signal Acknowledgment (Outline) # 19.8 Periods in Which Interrupts Are Not Acknowledged by CPU An interrupt is acknowledged by the CPU while an instruction is being executed. However, no interrupt will be acknowledged between an interrupt request non-sample instruction and the next instruction (interrupt is held pending). The interrupt request non-sample instructions are as follows. - El instruction - DI instruction - LDSR reg2, 0x5 instruction (for PSW) - The store instruction for the PRCMD register - The store, SET1, NOT1, or CLR1 instructions for the following registers. - Interrupt-related registers: Interrupt control register (vvICn) - Interrupt control register (xxICn), interrupt mask registers 0 to 3 (IMR0 to IMR3) - Power save control register (PSC) - On-chip debug mode register (OCDM) Remark xx: Identification name of each peripheral unit (see Table 19-2 Interrupt Control Register (xxICn)) n: Peripheral unit number (see Table 19-2 Interrupt Control Register (xxICn)). #### 19.9 Cautions The NMI pin alternately functions as the P02 pin, and functions as a normal port pin after being reset. To enable the NMI pin, validate the NMI pin with the PMC0 register. The initial setting of the NMI pin is "No edge detected". Select the NMI pin valid edge using the INTF0 and INTR0 registers. # **CHAPTER 20 KEY INTERRUPT FUNCTION** # 20.1 Function A key interrupt request signal (INTKR) can be generated by inputting a falling edge to the eight key input pins (KR0 to KR7) by setting the KRM register. Table 20-1. Assignment of Key Return Detection Pins | Flag | Pin Description | |------|------------------------------------| | KRM0 | Controls KR0 signal in 1-bit units | | KRM1 | Controls KR1 signal in 1-bit units | | KRM2 | Controls KR2 signal in 1-bit units | | KRM3 | Controls KR3 signal in 1-bit units | | KRM4 | Controls KR4 signal in 1-bit units | | KRM5 | Controls KR5 signal in 1-bit units | | KRM6 | Controls KR6 signal in 1-bit units | | KRM7 | Controls KR7 signal in 1-bit units | Figure 20-1. Key Return Block Diagram ## 20.2 Register #### (1) Key return mode register (KRM) The KRM register controls the KRM0 to KRM7 bits using the KR0 to KR7 signals. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. # 20.3 Cautions - (1) If a low level is input to any of the KR0 to KR7 pins, the INTKR signal is not generated even if the falling edge of another pin is input. - (2) The RXDA1 and KR7 pins must not be used at the same time. To use the RXDA1 pin, do not use the KR7 pin. To use the KR7 pin, do not use the RXDA1 pin (it is recommended to set the PFC91 bit to 1 and clear PFCE91 bit to 0). - (3) If the KRM register is changed, an interrupt request signal (INTKR) may be generated. To prevent this, change the KRM register after disabling interrupts (DI) or masking, then clear the interrupt request flag (KRIC.KRIF bit) to 0, and enable interrupts (EI) or clear the mask. - (4) To use the key interrupt function, be sure to set the port pin to the key return pin and then enable the operation with the KRM register. To switch from the key return pin to the port pin, disable the operation with the KRM register and then set the port pin. #### **CHAPTER 21 STANDBY FUNCTION** #### 21.1 Overview The power consumption of the system can be effectively reduced by using the standby modes in combination and selecting the appropriate mode for the application. The available standby modes are listed in Table 21-1. Table 21-1. Standby Modes | Mode | Functional Outline | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HALT mode | Mode in which only the operating clock of the CPU is stopped | | IDLE1 mode | Mode in which all the operations of the internal circuits except the oscillator, PLL <sup>Note</sup> , and flash memory are stopped | | IDLE2 mode | Mode in which all the operations of the internal circuits except the oscillator are stopped | | STOP mode | Mode in which all the operations of the internal circuits except the subclock oscillator are stopped STOP mode and low-voltage STOP mode are available. | | Subclock operation mode | Mode in which the subclock is used as the internal system clock Subclock operation mode and low-voltage subclock operation mode are available. | | Sub-IDLE mode | Mode in which all the operations of the internal circuits except the oscillator, PLL operation <sup>Note</sup> , and flash memory are stopped, in the subclock operation mode. Sub-IDLE mode and low-voltage sub-IDLE mode are available. | **Note** In the IDLE1 and sub-IDLE modes, the PLL retains the operating status immediately before mode transition. If the PLL operation is not necessary, stop the PLL to lower the power consumption. In the IDLE2 mode, mode transition causes the PLL to stop automatically. Figure 21-1. Status Transition # 21.2 Registers #### (1) Power save control register (PSC) The PSC register is an 8-bit register that controls the standby function. The STP bit of this register is used to specify the STOP mode. This register is a special register that can be written only by the special sequence combinations (see **3.4.7 Special registers**). This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | NMI1M | Standby mode release control upon occurrence of INTWDT2 signal | |-------|----------------------------------------------------------------| | 0 | Standby mode release by INTWDT2 signal enabled | | 1 | Standby mode release by INTWDT2 signal disabled | | | NMIOM | Standby mode release control by NMI pin input | |---|-------|------------------------------------------------| | ſ | 0 | Standby mode release by NMI pin input enabled | | ſ | 1 | Standby mode release by NMI pin input disabled | | INTM | Standby mode release control via maskable interrupt request signal | |------|--------------------------------------------------------------------| | 0 | Standby mode release by maskable interrupt request signal enabled | | 1 | Standby mode release by maskable interrupt request signal disabled | | STP | Standby mode <sup>Note</sup> setting | |-----|--------------------------------------| | 0 | Normal mode | | 1 | Standby mode | Note Standby mode set by STP bit: IDLE1, IDLE2, STOP, or sub-IDLE mode Cautions 1. Before setting the IDLE1, IDLE2, STOP, or sub-IDLE mode, set the PSMR.PSM1 and PSMR.PSM0 bits and then set the STP bit. - 2. Settings of the NMI1M, NMI0M, and INTM bits are invalid when HALT mode is released. - 3. If the NMI1M, NMI0M, or INTM bit is set to 1 at the same time the STP bit is set to 1, the setting of NMI1M, NMI0M, or INTM bit becomes invalid. If there is an unmasked interrupt request signal being held pending when the IDLE1/IDLE2/STOP mode is set, set the bit corresponding to the interrupt request signal (NMI1M, NMI0M, or INTM) to 1, and then set the STP bit to 1. # (2) Power save mode register (PSMR) The PSMR register is an 8-bit register that controls the operation status in the power save mode and the clock operation. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | After reset: 00H R/W | | | Address: | FFFFF820 | Н | | | | |----------------------|---|---|----------|----------|---|---|------|------| | | 7 | 6 | 5 | 4 | 3 | 2 | <1> | <0> | | PSMR | 0 | 0 | 0 | 0 | 0 | 0 | PSM1 | PSM0 | | PSM1 | PSM0 | Specification of operation in software standby mode | |------|------|-----------------------------------------------------| | 0 | 0 | IDLE1, sub-IDLE modes | | 0 | 1 | STOP mode | | 1 | 0 | IDLE2, sub-IDLE modes | | 1 | 1 | STOP mode | #### Cautions 1. Be sure to clear bits 2 to 7 to "0". 2. The PSM0 and PSM1 bits are valid only when the PSC.STP bit is 1. | Remark | IDLE1: | In this mode, all operations except the oscillator operation and some other circuits (flash | |--------|--------|---------------------------------------------------------------------------------------------| |--------|--------|---------------------------------------------------------------------------------------------| memory and PLL) are stopped. After the IDLE1 mode is released, the normal operation mode is restored without needing to secure the oscillation stabilization time, like the HALT mode. IDLE2: In this mode, all operations except the oscillator operation are stopped. > After the IDLE2 mode is released, the normal operation mode is restored following the lapse of the setup time specified by the OSTS register (flash memory and PLL). STOP: In this mode, all operations except the subclock oscillator operation are stopped. > After the STOP mode is released, the normal operation mode is restored following the lapse of the oscillation stabilization time specified by the OSTS register. Sub-IDLE: In this mode, all other operations are halted except for the oscillator. After the IDLE mode has been released by the interrupt request signal, the subclock operation mode will be restored after 12 cycles of the subclock have been secured. #### (3) Oscillation stabilization time select register (OSTS) The wait time until the oscillation stabilizes after the STOP mode is released or the wait time until the on-chip flash memory stabilizes after the IDLE2 mode is released is controlled by the OSTS register. The OSTS register can be read or written 8-bit units. Reset sets this register to 06H. | After res | et: 06H | R/W | Address: F | FFFF6C0l | 4 | | | | |-----------|---------|-----|------------|----------|---|-------|-------|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSTS | 0 | 0 | 0 | 0 | 0 | OSTS2 | OSTS1 | OSTS0 | | OSTS2 | OSTS1 | OSTS0 | Selection of oscillation stabilization time/setup time <sup>Note</sup> | | | | |-------|-------|-------|------------------------------------------------------------------------|----------|-----------|--| | | | | | 1 | fx | | | | | | | 4 MHz | 5 MHz | | | 0 | 0 | 0 | 2 <sup>10</sup> /fx | 0.256 ms | 0.205 ms | | | 0 | 0 | 1 | 2 <sup>11</sup> /fx | 0.512 ms | 0.410 ms | | | 0 | 1 | 0 | 2 <sup>12</sup> /fx | 1.024 ms | 0.819 ms | | | 0 | 1 | 1 | 2 <sup>13</sup> /fx | 2.048 ms | 1.638 ms | | | 1 | 0 | 0 | 2 <sup>14</sup> /fx | 4.096 ms | 3.277 ms | | | 1 | 0 | 1 | 2 <sup>15</sup> /fx | 8.192 ms | 6.554 ms | | | 1 | 1 | 0 | 2 <sup>16</sup> /fx | 16.38 ms | 13.107 ms | | | 1 | 1 | 1 | Setting prohibited | | | | **Note** The oscillation stabilization time and setup time are required when the STOP mode and IDLE2 mode are released, respectively. Cautions 1. The wait time following release of the STOP mode does not include the time until the clock oscillation starts ("a" in the figure below) following release of the STOP mode, regardless of whether the STOP mode is released by reset input or the occurrence of an interrupt request signal. - 2. Be sure to clear bits 3 to 7 to "0". - 3. The oscillation stabilization time following reset release differs depending on the option byte setting. For details, see CHAPTER 27 OPTION BYTE. **Remark** fx = Main clock oscillation frequency #### (4) Regulator protection register (REGPR) The REGPR register is used to protect the regulator output voltage level control register 0 (REGOVL0) so that illegal data is not written to REGOVL0. Data cannot be written to the REGOVL0 register unless enabling data (C9H) is written to the REGPR register. Only two types of data, C9H (enabling data) and 00H (protection data), can be written to the REGPR register. Writing any other value is prohibited. (If a value other than C9H or 00H is written to the REGPR register, the written value is set to prohibit a write access to the REGOVL0 register, but the operation is not guaranteed.) This register can be read or written only in 8-bit units (accessing it in 1-bit units is prohibited). Reset sets this register to 00H (protection data status). • Protection data status: REGPR = 00H In this status, the REGOVL0 register is protected from an illegal write access. In the protection data status, a value is not written to the REGOVL0 register even if an attempt is made to write it, and the REGOVL0 register holds the previous value. Be sure to set REGPR to 00H, except when changing the value of the REGOVL0 register, in order to avoid unexpected misoperation. - Enabling data status: REGPR = C9H - In this status, a write access to the REGOVL0 register is enabled. - $\bullet$ Transition from normal mode $\rightarrow$ low-voltage STOP mode - See 21.6.1 Setting and operation status. - Transition of subclock operation mode → low-voltage subclock operation mode See 21.7.1 Setting and operation status. - Transition of subclock operation mode → low-voltage sub-IDLE mode See 21.8.1 Setting and operation status. #### (5) Regulator output voltage level control register 0 (REGOVL0) This register is used to select the low-voltage STOP mode, low-voltage subclock operation mode, or low-voltage sub-IDLE mode. The power consumption can be reduced by lowering the output voltage of the regulator. This register can be read or written only in 8-bit units (accessing it in 1-bit units is prohibited). Reset sets this register to 00H. This register must be always written in pairs with the regulator protection register (REGPR). | After reset: 00H R/W | | | Address: F | FFFF332H | 1 | | | | |----------------------|---|---|------------|----------|---|---|-------|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | REGOVL0 | 0 | 0 | 0 | 0 | 0 | 0 | SUBMD | STPMD | | SUBMD | Output mode selection of regulator in subclock operation mode/sub-IDLE mode | | | | | | |-------|-----------------------------------------------------------------------------|--|--|--|--|--| | 0 | Subclock operation mode/sub-IDLE mode | | | | | | | 1 | Low-voltage subclock operation mode/low-voltage sub-IDLE mode | | | | | | | STPMD | Output mode selection of regulator in STOP mode | | | | | | |-------|-------------------------------------------------|--|--|--|--|--| | 0 | STOP mode | | | | | | | 1 | Low-voltage STOP mode | | | | | | · Write operation of REGOVL0 register Writing the REGOVL0 register is enabled only when C9H is written to the REGPR register (see **21.2 (4)** Regulator protection register (REGPR)). This register can be set only to 00H, 01H, and 02H. Setting 03H is prohibited. If 03H is set, the operation is not guaranteed. · Read operation of REGOVL0 register The default value of the REGOVL0 register is 00H. After a value has been written to this register in the correct procedure Note, the written value is read. The procedure for reading this register is not restricted. $\textbf{Note} \quad \bullet \ \, \text{Transition from normal mode} \rightarrow \text{low-voltage STOP mode}$ See 21.6.1 Setting and operation status. ullet Transition of subclock operation mode o low-voltage subclock operation mode See 21.7.1 Setting and operation status. ullet Transition of subclock operation mode ullet low-voltage sub-IDLE mode See 21.8.1 Setting and operation status. Caution Be sure to stop the main clock and PLL when setting the low-voltage subclock mode and low-voltage sub-IDLE mode. #### 21.3 HALT Mode #### 21.3.1 Setting and operation status The HALT mode is set when a dedicated instruction (HALT) is executed in the normal operation mode. In the HALT mode, the clock oscillator continues operating. Only clock supply to the CPU is stopped; clock supply to the other on-chip peripheral functions continues. As a result, program execution is stopped, and the internal RAM retains the contents before the HALT mode was set. The on-chip peripheral functions that are independent of instruction processing by the CPU continue operating. Table 21-3 shows the operating status in the HALT mode. The average current consumption of the system can be reduced by using the HALT mode in combination with the normal operation mode for intermittent operation. #### Cautions 1. Insert five or more NOP instructions after the HALT instruction. If the HALT instruction is executed while an unmasked interrupt request signal is being held pending, the status shifts to HALT mode, but the HALT mode is then released immediately by the pending interrupt request. #### 21.3.2 Releasing HALT mode The HALT mode is released by a non-maskable interrupt request signal (NMI pin input, INTWDT2 signal), unmasked external interrupt request signal (INTP0 to INTP7 pin input), unmasked internal interrupt request signal from a peripheral function operable in the HALT mode, or reset signal (reset by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM)). After the HALT mode has been released, the normal operation mode is restored. # (1) Releasing HALT mode by non-maskable interrupt request signal or unmasked maskable interrupt request signal The HALT mode is released by a non-maskable interrupt request signal or an unmasked maskable interrupt request signal, regardless of the priority of the interrupt request signal. If the HALT mode is set in an interrupt servicing routine, however, an interrupt request signal that is issued later is serviced as follows. - (a) If an interrupt request signal with a priority lower than or equal to that of the interrupt request currently being serviced is issued, the HALT mode is released, but that interrupt request signal is not acknowledged. The interrupt request signal itself is retained. - (b) If an interrupt request signal with a priority higher than that of the interrupt request currently being serviced is issued (including a non-maskable interrupt request signal), the HALT mode is released and that interrupt request signal is acknowledged. Table 21-2. Operation After Releasing HALT Mode by Interrupt Request Signal | Release Source | Interrupt Enabled (EI) Status | Interrupt Disabled (DI) Status | |---------------------------------------|--------------------------------------------------------------------------------|-----------------------------------| | Non-maskable interrupt request signal | Execution branches to the handler address. | | | Maskable interrupt request signal | Execution branches to the handler address or the next instruction is executed. | The next instruction is executed. | # (2) Releasing HALT mode by reset The same operation as the normal reset operation is performed. Table 21-3. Operating Status in HALT Mode | Setting of HALT Mode | | Operating Status | | | | | |-----------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--| | Item | | When Subclock Is Not Used When Subclock Is Used | | | | | | LVI | | Operable | | | | | | Main clock oscilla | tor | Oscillates | | | | | | Subclock oscillato | r | - | Oscillates | | | | | Internal oscillator | | Oscillation enabled | | | | | | PLL | | Operable | | | | | | CPU | | Stops operation | | | | | | DMA | | Operable | | | | | | Interrupt controlle | r | Operable | | | | | | Timer P (TMP0 to | TMP2, TMP5) | Operable | | | | | | Timer Q (TMQ0) | | Operable | | | | | | Timer M (TMM0) | | Operable when a clock other than fxT is selected as the count clock | Operable | | | | | Watch timer | | Operable when fx (divided BRG) is selected as the count clock | Operable | | | | | Watchdog timer 2 | | Operable when a clock other than fxr is selected as the count clock | Operable | | | | | Serial interface | CSIB0 to CSIB2 | Operable | | | | | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | Operable | | | | | | | UARTA0 to UARTA2 | Operable | | | | | | A/D converter | • | Operable | | | | | | D/A converter | | Operable | | | | | | Real-time output t | unction (RTO) | Operable | | | | | | Key interrupt func | tion (KR) | Operable | | | | | | CRC operation circuit | | Operable (in the status in which data is not input to the CRCIN register to stop the CPU) | | | | | | External bus inter | face | See 2.2 Pin States. | | | | | | Port function | | Retains status before HALT mode was set | | | | | | Internal data | | The CPU registers, statuses, data, and all other internal data such as the contents of the internal RAM are retained as they were before the HALT mode was set. | | | | | #### 21.4 IDLE1 Mode #### 21.4.1 Setting and operation status The IDLE1 mode is set by clearing the PSMR.PSM1 and PSMR.PSM0 bits to 00 and setting the PSC.STP bit to 1 in the normal operation mode. In the IDLE1 mode, the clock oscillator, PLL, and flash memory continue operating but clock supply to the CPU and other on-chip peripheral functions stops. As a result, program execution stops and the contents of the internal RAM before the IDLE1 mode was set are retained. The CPU and other on-chip peripheral functions stop operating. However, the on-chip peripheral functions that can operate with the subclock or an external clock continue operating. Table 21-5 shows the operating status in the IDLE1 mode. The IDLE1 mode can reduce the power consumption more than the HALT mode because it stops the operation of the on-chip peripheral functions. The main clock oscillator does not stop, so the normal operation mode can be restored without waiting for the oscillation stabilization time after the IDLE1 mode has been released, in the same manner as when the HALT mode is released. - Cautions 1, Insert five or more NOP instructions after the instruction that stores data in the PSC register to set the IDLE1 mode. - 2. If the IDLE1 mode is set while an unmasked interrupt request signal is being held pending, the IDLE1 mode is released immediately by the pending interrupt request. #### 21.4.2 Releasing IDLE1 mode The IDLE1 mode is released by a non-maskable interrupt request signal (NMI pin input, INTWDT2 signal), unmasked external interrupt request signal (INTP0 to INTP7 pin input), unmasked internal interrupt request signal from a peripheral function operable in the IDLE1 mode, or reset signal (reset by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM)). After the IDLE1 mode has been released, the normal operation mode is restored. # (1) Releasing IDLE1 mode by non-maskable interrupt request signal or unmasked maskable interrupt request signal The IDLE1 mode is released by a non-maskable interrupt request signal or an unmasked maskable interrupt request signal, regardless of the priority of the interrupt request signal. If the IDLE1 mode is set in an interrupt servicing routine, however, an interrupt request signal that is issued later is processed as follows. - (a) If an interrupt request signal with a priority lower than or equal to that of the interrupt request currently being serviced is issued, the IDLE1 mode is released, but that interrupt request signal is not acknowledged. The interrupt request signal itself is retained. - (b) If an interrupt request signal with a priority higher than that of the interrupt request currently being serviced is issued (including a non-maskable interrupt request signal), the IDLE1 mode is released and that interrupt request signal is acknowledged. Caution An interrupt request signal that is disabled by setting the PSC.NMI1M, PSC.NMI0M, and PSC.INTM bits to 1 becomes invalid and IDLE1 mode is not released. Table 21-4. Operation After Releasing IDLE1 Mode by Interrupt Request Signal | Release Source | Interrupt Enabled (EI) Status | Interrupt Disabled (DI) Status | |---------------------------------------|--------------------------------------------------------------------------------|-----------------------------------| | Non-maskable interrupt request signal | Execution branches to the handler address. | | | Maskable interrupt request signal | Execution branches to the handler address or the next instruction is executed. | The next instruction is executed. | # (2) Releasing IDLE1 mode by reset The same operation as the normal reset operation is performed. Table 21-5. Operating Status in IDLE1 Mode | Setting of IDLE1 Mode | | Operating Status | | | |---------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--| | Item | | When Subclock Is Not Used | When Subclock Is Used | | | LVI | | Operable | | | | Main clock oscillator | | Oscillaties | | | | Subclock oscillator | | - | Oscillaties | | | Internal oscillator | | Oscillation enabled | | | | PLL | | Operable | | | | CPU | | Stops operation | | | | DMA | | Stops operation | | | | Interrupt controller | | Stops operation (but standby mode release enabled) | | | | Timer P (TMP0 to TMP2, TMP5) | | Stops operation | | | | Timer Q (TMQ0) | | Stops operation | | | | Timer M (TMM0) | | Operable when fn/8 is selected as the count clock | Operable when f <sub>R</sub> /8 or f <sub>XT</sub> is selected as the count clock | | | Watch timer | | Operable when fx (divided BRG) is selected as the count clock | Operable | | | Watchdog timer 2 | | Operable when fn is selected as the count clock | Operable when f <sub>R</sub> or f <sub>XT</sub> is selected as the count clock | | | Serial interface | CSIB0 to CSIB2 | Operable when the SCKBn input clock is s | elected as the count clock (n = 0 to 2) | | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | Stops operation | | | | | UARTA0 to UARTA2 | Stops operation (but UARTA0 is operable when the ASCKA0 input clock is selected | | | | A/D converter | | Holds operation (conversion result held) <sup>Note</sup> | | | | D/A converter | | Holds operation (output held <sup>Note</sup> ) | | | | Real-time output function (RTO) | | Stops operation (output held) | | | | Key interrupt function (KR) | | Operable | | | | CRC operation circuit | | Stops operation | | | | External bus interface | | See 2.2 Pin States. | | | | Port function | | Retains status before IDLE1 mode was set | | | | Internal data | | The CPU registers, statuses, data, and all other internal data such as the contents of the internal RAM are retained as they were before the IDLE1 mode was set. | | | Note To realize low power consumption, stop the A/D converter and D/A converter before shifting to the IDLE1 mode. #### 21.5 IDLE2 Mode #### 21.5.1 Setting and operation status The IDLE2 mode is set by setting the PSMR.PSM1 and PSMR.PSM0 bits to 10 and setting the PSC.STP bit to 1 in the normal operation mode. In the IDLE2 mode, the clock oscillator continues operation but clock supply to the CPU, PLL, flash memory, and other on-chip peripheral functions stops. As a result, program execution stops and the contents of the internal RAM before the IDLE2 mode was set are retained. The CPU, PLL, and other on-chip peripheral functions stop operating. However, the on-chip peripheral functions that can operate with the subclock or an external clock continue operating. Table 21-7 shows the operating status in the IDLE2 mode. The IDLE2 mode can reduce the power consumption more than the IDLE1 mode because it stops the operations of the on-chip peripheral functions, PLL, and flash memory. However, because the PLL and flash memory are stopped, a setup time for the PLL and flash memory is required when IDLE2 mode is released. - Cautions 1. Insert five or more NOP instructions after the instruction that stores data in the PSC register to set the IDLE2 mode. - 2. If the IDLE2 mode is set while an unmasked interrupt request signal is being held pending, the IDLE2 mode is released immediately by the pending interrupt request. #### 21.5.2 Releasing IDLE2 mode The IDLE2 mode is released by a non-maskable interrupt request signal (NMI pin input, INTWDT2 signal), unmasked external interrupt request signal (INTP0 to INTP7 pin input), unmasked internal interrupt request signal from the peripheral functions operable in the IDLE2 mode, or reset signal (reset by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM)). The PLL returns to the operating status it was in before the IDLE2 mode was set. After the IDLE2 mode has been released, the normal operation mode is restored. # (1) Releasing IDLE2 mode by non-maskable interrupt request signal or unmasked maskable interrupt request signal The IDLE2 mode is released by a non-maskable interrupt request signal or an unmasked maskable interrupt request signal, regardless of the priority of the interrupt request signal. If the IDLE2 mode is set in an interrupt servicing routine, however, an interrupt request signal that is issued later is processed as follows. - (a) If an interrupt request signal with a priority lower than or equal to that of the interrupt request currently being serviced is issued, the IDLE2 mode is released, but that interrupt request signal is not acknowledged. The interrupt request signal itself is retained. - (b) If an interrupt request signal with a priority higher than that of the interrupt request currently being serviced is issued (including a non-maskable interrupt request signal), the IDLE2 mode is released and that interrupt request signal is acknowledged. Caution The interrupt request signal that is disabled by setting the PSC.NMI1M, PSC.NMI0M, and PSC.INTM bits to 1 becomes invalid and IDLE2 mode is not released. Table 21-6. Operation After Releasing IDLE2 Mode by Interrupt Request Signal | Release Source | Interrupt Enabled (EI) Status | Interrupt Disabled (DI) Status | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | Non-maskable interrupt request signal | Execution branches to the handler address after securing the prescribed setup time. | | | Maskable interrupt request signal | Execution branches to the handler address or the next instruction is executed after securing the prescribed setup time. | The next instruction is executed after securing the prescribed setup time. | # (2) Releasing IDLE2 mode by reset The same operation as the normal reset operation is performed. Table 21-7. Operating Status in IDLE2 Mode | Setting of IDLE2 Mode | | Operating Status | | |---------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | Item | | When Subclock Is Not Used | When Subclock Is Used | | LVI | | Operable | | | Main clock oscilla | tor | Oscillaties | | | Subclock oscillato | r | - | Oscillaties | | Internal oscillator | | Oscillation enabled | | | PLL | | Stops operation | | | CPU | | Stops operation | | | DMA | | Stops operation | | | Interrupt controller | | Stops operation (but standby mode release is possible) | | | Timer P (TMP0 to TMP2, TMP5) | | Stops operation | | | Timer Q (TMP0) | | Stops operation | | | Timer M (TMM0) | | Operable when f <sub>R</sub> /8 is selected as the count clock | Operable when f <sub>R</sub> /8 or f <sub>XT</sub> is selected as the count clock | | Watch timer | | Operable when fx (divided BRG) is selected as the count clock | Operable | | Watchdog timer 2 | | Operable when fn is selected as the count clock | Operable when fn or fxr is selected as the count clock | | Serial interface | CSIB0 to CSIB2 | Operable when the SCKBn input clock is selected as the count clock (n = 0 to 2 | | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | Stops operation | | | | UARTA0 to UARTA2 | Stops operation (but UARTA0 is operable when the ASCKA0 input clock is selected) | | | A/D converter | | Holds operation (conversion result held) <sup>Note</sup> | | | D/A converter | | Holds operation (output held <sup>Note</sup> ) | | | Real-time output function (RTO) | | Stops operation (output held) | | | Key interrupt function (KR) | | Operable | | | CRC operation circuit | | Stops operation | | | External bus interface | | See 2.2 Pin States. | | | Port function | | Retains status before IDLE2 mode was set | | | Internal data | | The CPU registers, statuses, data, and all other internal data such as the contents of the internal RAM are retained as they were before the IDLE2 mode was set. | | Note To realize low power consumption, stop the A/D converter and D/A converter before shifting to the IDLE2 mode. # 21.5.3 Securing setup time when releasing IDLE2 mode Secure the setup time for the flash memory after releasing the IDLE2 mode because the operation of the blocks other than the main clock oscillator stops after the IDLE2 mode is set. # (1) Releasing IDLE2 mode by non-maskable interrupt request signal or unmasked maskable interrupt request signal Secure the specified setup time by setting the OSTS register. When the releasing source is generated, the dedicated internal timer starts counting according to the OSTS register setting. When it overflows, the normal operation mode is restored. # (2) Release by reset (RESET pin input, WDT2RES generation) This operation is the same as that of a normal reset. The oscillation stabilization time differs depending on the option byte setting. For details, see **CHAPTER 27 OPTION BYTE**. #### 21.6 STOP Mode/Low-Voltage STOP Mode #### 21.6.1 Setting and operation status The STOP mode is set by setting the PSMR.PSM1 and PSMR.PSM0 bits to 01 or 11 and setting the PSC.STP bit to 1 in the normal operation mode. The low-voltage STOP mode is set by setting the PSMR.PSM1 and PSMR.PSM0 bits to 01 or 11 and setting the PSC.STP bit to 1 after setting the REGOVL0 register to 01H in normal operation mode. In the STOP mode, the subclock oscillator continues operating but the main clock oscillator stops. Clock supply to the CPU and the on-chip peripheral functions is stopped. As a result, program execution stops, and the contents of the internal RAM before the STOP mode was set are retained. Clock supply to the CPU and the on-chip peripheral functions is stopped, but the subclock oscillator continues operating. In the STOP mode, CSIBn and UARTA0 that can operate with the external clock continue operating. In the low-voltage STOP mode, stop supply of the external clock to CSIBn and UARTA0 (n = 0 to 4). Table 21-8 shows the operating status in the STOP mode and Table 21-9 shows the operating status in the low-voltage STOP mode. Because the STOP mode stops operation of the main clock oscillator, it reduces the power consumption to a level lower than the IDLE2 mode. If the subclock oscillator, internal oscillator, low-voltage detector (LVI), and external clock are not used, the power consumption can be minimized with only leakage current flowing. The power consumption decreases further in the low-voltage STOP mode because the voltage of the regulator is lowered. Be sure to set the low-voltage STOP mode in the following procedure. #### (1) Procedure for setting "normal mode" → "low-voltage STOP mode" Make the following setting in the normal operation mode (while the main clock is operating). <1> Stop the functions that are specified to be stopped in **Table 21-9 Operating Status in Low-Voltage STOP**Mode. Be especially sure to stop the following functions, because they are signals from external sources. - Stop the $\overline{SCKBn}$ input clock when the $\overline{SCKBn}$ input clock to CSIBn is selected (n = 0 to 4). - Stop the ASCKA0 input clock when the ASCKA0 input clock to UARTA0 is selected. - <2> Disable the DMA operation. - <3> Disable the maskable interrupt by the DI instruction. - Disable the NMI interrupt (INTF02 = 0, INTR02 = 0). - Create a status in which the INTWDT2 signal is not generated (stop watchdog timer 2 or set a mode other than the INTWDT2 mode. Create a status in which the INTWDT2 signal is not generated immediately after watchdog timer 2 has been cleared). - <4> Write C9H (enabling data) to the REGPR register. - <5> Write 01H to the REGOVL0 register. At this time, the output voltage of the regulator is at the normal level. - <6> Write 00H (protection data) to the REGPR register. - <7> As necessary, enable the maskable interrupt, NMI interrupt, or INTWDT2 interrupt by the EI instruction (restore the settings <2> and <3>, above). - <8> Set the STOP mode. ``` PSMR.PSM1, PSMR.PSM0 bits = 01 or 11 PSC.STP bit = 1 ``` In the STOP mode, the output voltage of the regulator drops, decreasing the current consumption to an extremely low level. Be sure to observe the above sequence. Note, however, that step <7> may be performed at any time as long as it is done after step <6>. (The setting in step <7> may be made without problem, even after the low-voltage STOP mode has been released.) - Cautions 1, Insert five or more NOP instructions after the instruction that stores data in the PSC register to set the STOP mode/low-voltage STOP mode. - 2. If the STOP mode/low-voltage STOP mode is set while an unmasked interrupt request signal is being held pending, the STOP mode/low-voltage STOP mode is released immediately by the pending interrupt request. Table 21-8. Operating Status in STOP Mode | Setting of STOP Mode | | Operating Status | | |---------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | Item | | When Subclock Is Not Used | When Subclock Is Used | | LVI | | Operable | | | Main clock oscillator | | Stops oscillation | | | Subclock oscillator | | _ | Oscillaties | | Internal oscillator | | Oscillation enabled | | | PLL | | Stops operation | | | CPU | | Stops operation | | | DMA | | Stops operation | | | Interrupt controller | | Stops operation (but standby mode release is possible) | | | Timer P (TMP0 to TMP2, TMP5) | | Stops operation | | | Timer Q (TMP0) | | Stops operation | | | Timer M (TMM0) | | Operable when fr/8 is selected as the count clock | Operable when f <sub>R</sub> /8 or f <sub>XT</sub> is selected as the count clock | | Watch timer | | Stops operation | Operable when fxT is selected as the count clock | | Watchdog timer 2 | | Operable when fR is selected as the count clock | Operable when f <sub>R</sub> or f <sub>XT</sub> is selected as the count clock | | Serial interface | CSIB0 to CSIB2 | Operable when the SCKBn input clock is selected as the count clock (n = 0 to 2) | | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | Stops operation | | | | UARTA0 to UARTA2 | Stops operation (but UARTA0 is operable when the ASCKA0 input clock is selecte | | | A/D converter | | Stops operation (conversion result undefined) <sup>Notes 1,2</sup> | | | D/A converter | | Stops operation <sup>Notes 3, 4</sup> (high impedance is output) | | | Real-time output function (RTO) | | Stops operation (output held) | | | Key interrupt function (KR) | | Operable | | | CRC operation circuit | | Stops operation | | | External bus interface | | See 2.2 Pin States. | | | Port function | | Retains status before STOP mode was set | | | Internal data | | The CPU registers, statuses, data, and all other internal data such as the contents of the internal RAM are retained as they were before the STOP mode was set. | | - **Notes 1.** If the STOP mode is set while the A/D converter is operating, the A/D converter is automatically stopped and starts operating again after the STOP mode is released. However, in that case, the A/D conversion results after the STOP mode is released are invalid. All the A/D conversion results before the STOP mode is set are invalid. - **2.** Even if the STOP mode is set while the A/D converter is operating, the power consumption is reduced equivalently to when the A/D converter is stopped before the STOP mode is set. - **3.** If the STOP mode is set while the D/A converter is operating, the D/A converter is automatically stopped and the pin status becomes high impedance. After the STOP mode is released, D/A conversion resumes, the setting time elapses, and the status returns to the output level before the STOP mode was set. - **4.** Even if the STOP mode is set while the D/A converter is operating, the power consumption is reduced equivalently to when the D/A converter is stopped before the STOP mode is set. Table 21-9. Operating Status in Low-Voltage STOP Mode | Setting of Low-Voltage | | Operating Status | | | |-------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--| | STOP Mode | | When Subclock Is Not Used | When Subclock Is Used | | | LVI | | Operable | | | | Main clock oscilla | ło. | • | | | | | | Stops oscillation | Oscillates | | | Subclock oscillator | or . | Oscillation enabled | Oscillates | | | PLL | | | | | | CPU | | Stops operation | | | | DMA | | Stops operation | | | | | _ | Stops operation | - : : - -> | | | Interrupt controlle | | Stops operation (but standby mode release | e is possible) | | | Timer P (TMP0 to | TMP2, TMP5) | Stops operation | | | | Timer Q (TMQ0) Timer M (TMM0) | | Stops operation Operable when fr/8 is selected as the | Operable when fn/8 or fxT is selected as | | | Watch timer | | count clock Stops operation | the count clock Operable when fx⊤ is selected as the count clock | | | Watchdog timer 2 | | Operable when fr/8 is selected as the count clock | Operable when fn/8 or fxr is selected as the count clock | | | Serial interface | CSIB0 to CSIB2 | Stops operation (When the SCKBn input clock is selected as the count clock, be sure to stop the SCKBn input clock (n = 0 to 2).) | | | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | Stops operation | | | | | UARTA0 to UARTA2 | Stops operation (When the ASCKA0 input clock to UARTA0 is selected, be sure to stop the ASCKA0 input clock.) | | | | A/D converter | | Stops operation (conversion result undefined) <sup>Notes 1,2</sup> | | | | D/A converter | | Stops operation Notes 3, 4 (high impedance is output) | | | | Real-time output f | function (RTO) | Stops operation (output held) | | | | Key interrupt function (KR) | | Operable | | | | CRC operation circuit | | Stops operation | | | | External bus interface | | See 2.2 Pin States. | | | | Port function | | Retains status before low-voltage STOP mode was set | | | | Internal data | | The CPU registers, statuses, data, and all other internal data such as the contents of the internal RAM are retained as they were before the low-voltage STOP mode was set. | | | - Notes 1. If the low-voltage STOP mode is set while the A/D converter is operating, the A/D converter is automatically stopped and starts operating again after the low-voltage STOP mode is released. However, in that case, the A/D conversion results after the low-voltage STOP mode is released are invalid. All the A/D conversion results before the low-voltage STOP mode is set are invalid. - 2. Even if the low-voltage STOP mode is set while the A/D converter is operating, the power consumption is reduced equivalently to when the A/D converter is stopped before the low-voltage STOP mode is set. - 3. If the low-voltage STOP mode is set while the D/A converter is operating, the D/A converter is automatically stopped. After the low-voltage STOP mode is released, D/A conversion resumes, the setting time elapses, and the status returns to the output level before the low-voltage STOP mode was set. - **4.** Even if the low-voltage STOP mode is set while the D/A converter is operating, the power consumption is reduced equivalently to when the D/A converter is stopped before the low-voltage STOP mode is set. #### 21.6.2 Releasing STOP mode/low-voltage STOP mode The STOP mode and low-voltage STOP mode are released by a non-maskable interrupt request signal (NMI pin input, INTWDT2 signal), unmasked external interrupt request signal (INTP0 to INTP7 pin input), unmasked internal interrupt request signal from the peripheral functions operable in the STOP mode and low-voltage STOP mode, or reset signal (reset by RESET pin input, WDT2RES signal, or low-voltage detector (LVI)). After the STOP mode or low-voltage STOP mode has been released, the normal operation mode is restored after the oscillation stabilization time has been secured. For re-setting after the low-voltage STOP mode is released, see **21.6.3 Re-setting after release of low-voltage STOP** mode. # (1) Releasing STOP mode by non-maskable interrupt request signal or unmasked maskable interrupt request signal The STOP mode is released by a non-maskable interrupt request signal or an unmasked maskable interrupt request signal, regardless of the priority of the interrupt request signal. If the STOP mode is set in an interrupt servicing routine, however, an interrupt request signal that is issued later is serviced as follows. - (a) If an interrupt request signal with a priority lower than that of the interrupt request currently being serviced is issued, the STOP mode is released, but that interrupt request signal is not acknowledged. The interrupt request signal itself is retained. - (b) If an interrupt request signal with a priority higher than that of the interrupt request currently being serviced is issued (including a non-maskable interrupt request signal), the STOP mode is released and that interrupt request signal is acknowledged. Caution The interrupt request that is disabled by setting the PSC.NMI1M, PSC.NMI0M, and PSC.INTM bits to 1 becomes invalid and STOP mode is not released. Table 21-10. Operation After Releasing STOP Mode by Interrupt Request Signal | Release Source | Interrupt Enabled (EI) Status | Interrupt Disabled (DI) Status | | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--| | Non-maskable interrupt request signal | Execution branches to the handler address after securing the oscillation stabilization time | | | | Maskable interrupt request signal | Execution branches to the handler address or the next instruction is executed after securing the oscillation stabilization time. | The next instruction is executed after securing the oscillation stabilization time. | | # (2) Releasing STOP mode by reset The same operation as the normal reset operation is performed. #### 21.6.3 Re-setting after release of low-voltage STOP mode #### (1) If low-voltage STOP mode is released by interrupt The status after the low-voltage STOP mode has been released is as follows. - Regulator: Automatically returns to the normal level. It is necessary to secure the recovery time within the oscillation stabilization time (set value of the OSTS register). Be sure to secure by using the OSTS register the time for the regulator to recover from low-voltage mode + PLL setup time + main oscillator stabilization time. - REGOVL0 register = 01H (low-voltage STOP mode): Value described in 21.6.1 (1) <5> is retained. - REGPR register = 00H (protection data): Value described in 21.6.1 (1) <6> is retained. - (a) To continuously use the REGOVL0 register = 01H (low-voltage STOP mode), the other registers do not have to be set again. - (b) Follow this procedure when returning the REGOVL0 register = 00H. - <1> Disable the DMA. - <2> Disable the maskable interrupt by the DI instruction. - Disable the NMI interrupt (INTF02 = 0, INTR02 = 0). - Create a status in which the INTWDT2 signal is not generated (stop watchdog timer 2 or set a mode other than the INTWDT2 mode. Create a status in which the INTWDT2 signal is not generated immediately after watchdog timer 2 has been cleared). - <3> Write C9H (enabling data) to the REGPR register. - <4> Write 00H to the REGOVL0 register. - <5> Write 00H (protection data) to the REGPR register. - <6> As necessary, enable the maskable interrupt, NMI interrupt, or INTWDT2 interrupt by enabling DMA or the EI instruction (restore the settings <1> and <2> above). Be sure to observe the above sequence. # (2) If low-voltage STOP mode is released by reset The CPU transits to the normal operation mode after it has been released from the reset status, and the REGOVL0 register is initialized to 00H and the REGPR register to 00H (protection data). Be sure by setting an option byte to secure the time necessary for setting up the regulator. For details, see **CHAPTER 27 OPTION BYTE**. Caution The interrupt requests that are set to 1 (disabled) by the PSC.NMI1M, PSC.NMI0M, and PSC.INTM bits are disabled, and the low-voltage STOP mode is not released. ## 21.6.4 Securing oscillation stabilization time when releasing STOP mode Secure the oscillation stabilization time for the main clock oscillator after releasing the STOP mode because the operation of the main clock oscillator stops after STOP mode is set. # (1) Releasing STOP mode by non-maskable interrupt request signal or unmasked maskable interrupt request signal Secure the oscillation stabilization time by setting the OSTS register. When the releasing source is generated, the dedicated internal timer starts counting according to the OSTS register setting. When it overflows, the normal operation mode is restored. #### (2) Release by reset This operation is the same as that of a normal reset. The oscillation stabilization time differs depending on the option byte setting. For details, see **CHAPTER 27 OPTION BYTE**. #### 21.7 Subclock Operation Mode/Low-Voltage Subclock Operation Mode #### 21.7.1 Setting and operation status The subclock operation mode is set by setting the PCC.CK3 bit to 1 in the normal operation mode. The low-voltage subclock operation mode is set by setting the REGOVL0 register to 02H in the subclock operation mode. When the subclock operation mode is set, the internal system clock is changed from the main clock to the subclock. Check whether the clock has been switched by using the PCC.CLS bit. When the PCC.MCK bit is set to 1, the operation of the main clock oscillator is stopped. As a result, the system operates only on the subclock. In the subclock operation mode, power consumption can be reduced to a level lower than in the normal operation mode because the subclock is used as the internal system clock. In addition, power consumption can be further reduced to the level of the STOP mode by stopping the operation of the main clock oscillator. Power consumption decreases further in the low-voltage subclock operation mode because the voltage of the regulator is lowered. When the main clock oscillator is stopped in the subclock operation mode, CSIBn and UARTA0 can operate with the external clock continuing to operate, but stop supply of the external clock input to CSIBn and UARTA0 in the low-voltage subclock operation mode (n = 0 to 2). - Cautions 1. When manipulating the CK3 bit, do not change the set values of the PCC.CK2 to PCC.CK0 bits (using a bit manipulation instruction to manipulate the bit is recommended). For details of the PCC register, see 6.3 (1) Processor clock control register (PCC). - 2. If the following conditions are not satisfied, change the CK2 to CK0 bits so that the conditions are satisfied and set the subclock operation mode. Internal system clock (fclk) > Subclock (fxt = 32.768 kHz) × 4 Remark Internal system clock (fclk): Clock generated from main clock (fxx) in accordance with the settings of the CK2 to CK0 bits Be sure to set the low-voltage subclock operation mode in the following procedure. ## (1) Procedure for setting "subclock operation mode" -> "low-voltage subclock operation mode" Make the following settings in the subclock operation mode. - <1> Stop the main clock and PLL. - <2> Stop the functions that are specified to be stopped in Table 21-14 Operating Status in Low-Voltage Sub-IDLE Mode. Be especially sure to stop the following functions, because they are signals from external sources. - Stop the SCKBn input clock when the SCKBn input clock to CSIBn is selected (n = 0 to 2). - Stop the ASCKA0 input clock when the ASCKA0 input clock to UARTA0 is selected. - <3> Disable the DMA operation (if the DMA operation is enabled). - <4> Disable the maskable interrupt by the DI instruction. - Disable the NMI interrupt (INTF02 = 0, INTR02 = 0). - Create a status in which the INTWDT2 signal is not generated (create a status in which the INTWDT2 signal is not generated immediately after watchdog timer 2 has been cleared). - <5> Write C9H (enabling data) to the REGPR register. - <6> Write 02H to the REGOVL0 register. - At this time, the output voltage of the regulator is at the low level, decreasing power consumption to an extremely low level. - <7> Write 00H (protection data) to the REGPR register. - <8> As necessary, enable the maskable interrupt, NMI interrupt, or INTWDT2 interrupt by the EI instruction (restore the setting <4> above). Be sure to observe the above sequence. For the setting of the subclock operation mode, see 21.7.1 Setting and operation status. Table 21-11 shows the operating status in the subclock operation mode and Table 21-12 shows the operating status in the low-voltage subclock operation mode. Table 21-11. Operating Status in Subclock Operation Mode | Setting of Subclock Operation Mode | | Operating Status | | | | |------------------------------------|----------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--| | Item | | When Main Clock Is Oscillating When Main Clock Is Stopped | | | | | LVI | | Operable | | | | | Subclock oscillate | or | Oscillates | | | | | Internal oscillator | | Oscillation enabled | Oscillation enabled | | | | PLL | | Operable | Stops operation <sup>Note</sup> | | | | CPU | | Operable | | | | | DMA | | Operable | | | | | Interrupt controlle | r | Operable | | | | | Timer P (TMP0 to | TMP2, TMP5) | Operable | Stops operation | | | | Timer Q (TMQ0) | | Operable | Stops operation | | | | Timer M (TMM0) | | Operable Operable when fR/8 or fxT is select the count clock | | | | | Watch timer | | Operable Operable when fxt is selected as t count clock | | | | | Watchdog timer 2 | | Operable Operable when f <sub>R</sub> or f <sub>XT</sub> is select the count clock | | | | | Serial interface | CSIB0 to CSIB2 | Operable | Operable when the SCKBn input clock is selected as the count clock (n = 0 to 2) | | | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | Operable | Stops operation | | | | | UARTA0 to UARTA2 | Operable | Stops operation (but UARTA0 is operable when the ASCKA0 input clock is selected) | | | | A/D converter | | Operable | Stops operation | | | | D/A converter | | Operable | | | | | Real-time output function (RTO) | | Operable Stops operation (output held) | | | | | Key interrupt function (KR) | | Operable | | | | | CRC operation circuit | | Operable | | | | | External bus interface | | See 2.2 Pin States. | | | | | Port function | | Settable | | | | | Internal data | | Settable | | | | **Note** Be sure to stop the PLL (PLLCTL.PLLON bit = 0) before stopping the main clock. Caution When the CPU is operating on the subclock and main clock oscillation is stopped, accessing a register in which a wait occurs is disabled. If a wait is generated, it can be released only by reset (see 3.4.8 (2)). Table 21-12. Operating Status in Low-Voltage Subclock Operation Mode | Setting of Low-Voltage | | Operating Status | | |--------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--| | Subclock Operation Mode | | Main Clock Is Stopped (Must Be Stopped) | | | Item | Wode | | | | LVI | | Operable | | | Subclock oscillato | r | Oscillates | | | Internal oscillator | | Oscillation enabled | | | PLL | | Stops operation <sup>Note</sup> | | | CPU | | Operable | | | DMA | | Stops operation (must stop) | | | Interrupt controller | ſ | Operable | | | Timer P (TMP0 to | TMP2, TMP5) | Stops operation | | | Timer Q (TMQ0) | | Stops operation | | | Timer M (TMM0) | | Operable when fn/8 or fxT is selected as the count clock | | | Watch timer | | Operable when fxt is selected as the count clock | | | Watchdog timer 2 | | Operable when $f_{\text{R}}/8$ or $f_{\text{XT}}$ is selected as the count clock | | | Serial interface | CSIB0 to CSIB2 | Stops operation (When the SCKBn input clock is selected as the count clock, be sure to stop the SCKBn input clock (n = 0 to 2).) | | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | Stops operation | | | | UARTA0 to UARTA2 | Stops operation (When the ASCKA0 input clock to UARTA0 is selected, be sure to stop the ASCKA0 input clock.) | | | A/D converter | | Stops operation | | | D/A converter | | Stops operation (must stop) | | | Real-time output f | unction (RTO) | Stops operation (output held) | | | Key interrupt funct | tion (KR) | Operable | | | CRC operation circuit | | Stops operation (must stop) | | | External bus interface | | See 2.2 Pin States. | | | Port function | | Settable | | | Internal data | | Settable | | **Note** Be sure to stop the PLL (PLLCTL.PLLON bit = 0). Caution When the CPU is operating on the subclock and main clock oscillation is stopped, accessing a register in which a wait occurs is disabled. If a wait is generated, it can be released only by reset (see 3.4.8 (2)). #### 21.7.2 Releasing subclock operation mode The subclock operation mode is released by a reset signal (reset by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM)) when the CK3 bit is set to 0. If the main clock is stopped (MCK bit = 1), set the MCK bit to 1, secure the oscillation stabilization time of the main clock by software, and set the CK3 bit to 0. The normal operation mode is restored when the subclock operation mode is released. Caution When manipulating the CK3 bit, do not change the set values of the CK2 to CK0 bits (using a bit manipulation instruction to manipulate the bit is recommended). For details of the PCC register, see 6.3 (1) Processor clock control register (PCC). ## 21.7.3 Releasing low-voltage subclock operation mode In low-voltage subclock mode, the subclock operation mode is set by setting the REGOVL0 register to 00H. After that, transit to the normal mode according to **21.7.2 Releasing subclock operation mode**. Be sure to follow this procedure to transit the mode from the low-voltage subclock operation mode to the subclock operation mode. #### (1) Procedure for setting "low-voltage subclock operation mode" → "subclock operation mode" Make the following settings in the low-voltage subclock operation mode. - <1> Disable the maskable interrupt by the DI instruction. - Disable the NMI interrupt (INTF02 = 0, INTR02 = 0). - Create a status in which the INTWDT2 signal is not generated (stop watchdog timer 2 or set a mode other than the INTWDT2 mode. Create a status in which the INTWDT2 signal is not generated immediately after watchdog timer 2 has been cleared). - <2> Write C9H (enabling data) to the REGPR register. - <3> Write 00H to the REGOVL0 register (transit to the subclock operation mode). - <4> Write 00H (protection data) to the REGPR register. - <5> Wait for at least 800 $\mu$ s by software. - <6> As necessary, enable the maskable interrupt, NMI interrupt, or INTWDT2 interrupt by the EI instruction (restore the setting <1> above). - <7> Enable the DMA if necessary. - <8> Start the functions to be used, from among those that have been stopped in steps <1> and <2> in section 21.7.1 (1) Procedure for setting "subclock operation mode" → "low-voltage subclock operation mode". Be sure to observe the above sequence. Note, however, that <6>, <7>, and <8> may be performed at any time as long as it is done after <5>. #### (2) If low-voltage subclock operation mode is released by reset When the low-voltage subclock operation mode is released by a reset signal (reset by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM)), the CPU transits to the normal operation mode after it has been released from the reset status, and the REGOVL0 register is initialized to 00H and the REGPR register to 00H (protection data). Make sure by setting an option byte that the time necessary for setting up the regulator elapses. For details, see **CHAPTER 27 OPTION BYTE**. #### 21.8 Sub-IDLE Mode/Low-Voltage Sub-IDLE Mode #### 21.8.1 Setting and operation status The sub-IDLE mode is set by setting the PSMR.PSM1 and PSMR.PSM0 bits to 00 or 10 and setting the PSC.STP bit to 1 in the subclock operation mode. The low-voltage sub-IDLE mode is set by setting the PSMR.PSM1 and PSMR.PSM0 bits to 00 or 10 and setting the PSC.STP bit to 1 after setting the REGOVL0 register to 02H in the subclock operation mode. In this mode, the clock oscillator continues operating but clock supply to the CPU, flash memory, and the other on-chip peripheral functions is stopped. As a result, program execution stops and the contents of the internal RAM before the sub-IDLE mode was set are retained. The CPU and the other on-chip peripheral functions are stopped. However, the on-chip peripheral functions that can operate with the subclock or an external clock, continue operating. In the subclock operation mode, CSIBn and UARTAO, which can operate with the external clock, continue operating. In the low-voltage subclock operation mode, stop supply of the external clock input to CSIBn and UARTAO (n = 0 to 2). Because the sub-IDLE mode stops operation of the CPU, flash memory, and other on-chip peripheral functions, it can reduce the power consumption more than the subclock operation mode. If the sub-IDLE mode is set after the main clock has been stopped, the current consumption can be reduced to a level as low as that in the STOP mode. The power consumption decreases further in the low-voltage sub-IDLE mode because the voltage of the regulator is lowered. Table 21-13 shows the operating status in the sub-IDLE mode and Table 21-14 shows the operating status in the low-voltage sub-IDLE mode. Be sure to set the low-voltage sub-IDLE mode in the following procedure. # (1) Procedure for setting "subclock operation mode" → "low-voltage subclock operation mode" → "low-voltage sub-IDLE mode" Make the following settings in the subclock operation mode. - <1> Stop the main clock and PLL. - <2> Stop the functions that are specified to be stopped in Table 21-14 Operating Status in Low-Voltage Sub-IDLE Mode. Be especially sure to stop the following functions, because they are signals from external sources. - Stop SCKBn input clock when the SCKBn input clock to CSIBn is selected (n = 0 to 2). - Stop ASCKA0 input clock when the ASCKA0 input clock to UARTA0 is selected. - <3> Disable the DMA operation (if the DMA operation is enabled). - <4> Disable the maskable interrupt by the DI instruction. - Disable the NMI interrupt (INTF02 = 0, INTR02 = 0). - Create a status in which the INTWDT2 signal is not generated (set a status in which the INTWDT2 signal is not generated immediately after watchdog timer 2 has been cleared). - <5> Write C9H (enabling data) to the REGPR register. - <6> Write 02H to the REGOVL0 register. - At this time, the output voltage of the regulator is at the low level, decreasing the power consumption to an extremely low level. - <7> Write 00H (protection data) to the REGPR register. - <8> As necessary, enable the maskable interrupt, NMI interrupt, or INTWDT2 interrupt by the EI instruction (restore the settings in step <4>). - <9> Set the sub-IDLE mode. ``` PSMR.PSM1, PSMR.PSM0 bits = 00 or 10 PSC.STP bit = 1 ``` Be sure to observe the above sequence. For the setting of the subclock operation mode, see 21.7.1 Setting and operation status. - Cautions 1. Following the store instruction to the PSC register for setting the sub-IDLE mode/low-voltage sub-IDLE mode, insert the five or more NOP instructions. - 2. If the sub-IDLE mode/low-voltage sub-IDLE mode is set while an unmasked interrupt request signal is being held pending, the sub-IDLE mode/low-voltage sub-IDLE mode is then released immediately by the pending interrupt request. Table 21-13. Operating Status in Sub-IDLE Mode | Set | ting of Sub-IDLE Mode | Operating Status | | | |------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--| | Item | | When Main Clock Is Oscillating | When Main Clock Is Stopped | | | LVI | | Operable | | | | Subclock oscillato | r | Oscillates | | | | Internal oscillator | | Oscillation enabled | | | | PLL | | Operable | Stops operation <sup>Note 1</sup> | | | CPU | | Stops operation | | | | DMA | | Stops operation | | | | Interrupt controlle | r | Stops operation (but standby mode release | e is possible) | | | Timer P (TMP0 to | TMP2, TMP5) | Stops operation | | | | Timer Q (TMQ0) | | Stops operation | | | | Timer M (TMM0) | | Operable when fn/8 or fxT is selected as the count clock | | | | Watch timer | | Operable | Operable when fxT is selected as the count clock | | | Watchdog timer 2 | | Operable when fn or fxr is selected as the count clock | | | | Serial interface | CSIB0 to CSIB2 | Operable when the SCKBn input clock is selected as the count clock (n = 0 to 2) | | | | | I <sup>2</sup> C00, I <sup>2</sup> C01 | Stops operation | | | | | UARTA0 to UARTA2 | Stops operation (but UARTA0 is operable when the ASCKA0 input clock is select | | | | A/D converter | | Holds operation (conversion result held) <sup>Note 2</sup> | | | | D/A converter | | Holds operation (output held) <sup>Note 2</sup> | | | | Real-time output f | unction (RTO) | Stops operation (output held) | | | | Key interrupt func | tion (KR) | Operable | | | | CRC operation circuit | | Stops operation | | | | External bus interface | | See 2.2 Pin States (same operation status as IDLE1 and IDLE2 modes). | | | | Port function | | Retains status before sub-IDLE mode was set | | | | Internal data | | The CPU registers, statuses, data, and all other internal data such as the contents of the internal RAM are retained as they were before the sub-IDLE mode was set. | | | - Notes 1. Be sure to stop the PLL (PLLCTL.PLLON bit = 0) before stopping the main clock. - 2. To realize low power consumption, stop the A/D and D/A converters before shifting to the sub-IDLE mode. Table 21-14. Operating Status in Low-Voltage Sub-IDLE Mode | Setting of Low-Voltage | | Operating Status | | |------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Sub-IDLE Mode | | Main Clock Is Stopped (Must Be Stopped) | | | Item | | | | | LVI | | Operable | | | Subclock oscillato | r | Oscillates | | | Internal oscillator | | Oscillation enabled | | | PLL | | Stops operation <sup>Note</sup> | | | CPU | | Stops operation | | | DMA | | Stops operation | | | Interrupt controlle | r | Stops operation (but standby mode release is possible) | | | Timer P (TMP0 to | TMP2, TMP5) | Stops operation | | | Timer Q (TMQ0) | | Stops operation | | | Timer M (TMM0) | | Operable when f <sub>R</sub> /8 or f <sub>XT</sub> is selected as the count clock | | | Watch timer | | Operable when fxT is selected as the count clock | | | Watchdog timer 2 | | Operable when fn/8 or fxT is selected as the count clock | | | Serial interface | CSIB0 to CSIB2 | Stops operation (When the SCKBn input clock is selected as the count clock, be sure to stop the SCKBn input clock (n = 0 to 2).) | | | | I <sup>2</sup> C00 to I <sup>2</sup> C01 | Stops operation | | | | UARTA0 to UARTA2 | Stops operation (When the ASCKA0 input clock to UARTA0 is selected, be sure to stop the ASCKA0 input clock.) | | | A/D converter | • | Stops operation | | | D/A converter | | Stops operation (must stop) | | | Real-time output f | unction (RTO) | Stops operation (output held) | | | Key interrupt func | tion (KR) | Operable | | | CRC operation circuit | | Stops operation | | | External bus interface | | See 2.2 Pin States (same operation status as IDLE1 and IDLE2 modes). | | | Port function | | Retains status before low-voltage sub-IDLE mode was set | | | Internal data | | The CPU registers, statuses, data, and all other internal data such as the contents of the internal RAM are retained as they were before the low-voltage sub-IDLE mode was set. | | **Note** Be sure to stop the PLL (PLLCTL.PLLON bit = 0). #### 21.8.2 Releasing sub-IDLE mode/low-voltage sub-IDLE mode The sub-IDLE mode/low-voltage sub-IDLE mode is released by a non-maskable interrupt request signal (NMI pin input, INTWDT2 signal), unmasked external interrupt request signal (INTP0 to INTP7 pin input), unmasked internal interrupt request signal from the peripheral functions operable in the sub-IDLE mode/low-voltage sub-IDLE mode, or reset signal (reset by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM)). The PLL returns to the operating status it was in before the sub-IDLE mode was set. It returns to the stop status in the low-voltage sub-IDLE mode. When the sub-IDLE mode is released by an interrupt request signal, the subclock operation mode is set. When the low-voltage sub-IDLE mode is released by an interrupt request signal, the low-voltage subclock operation mode is set. For releasing low-voltage subclock operation mode, see 21.7.3 Releasing low-voltage subclock operation mode. # (1) Releasing sub-IDLE mode/low-voltage sub-IDLE by non-maskable interrupt request signal or unmasked maskable interrupt request signal The sub-IDLE mode/low-voltage sub-IDLE is released by a non-maskable interrupt request signal or an unmasked maskable interrupt request signal, regardless of the priority of the interrupt request signal. If the sub-IDLE mode/low-voltage sub-IDLE is set in an interrupt servicing routine, however, an interrupt request signal that is issued later is serviced as follows. - (a) If an interrupt request signal with a priority lower than that of the interrupt request currently being serviced is issued, the sub-IDLE mode/low-voltage sub-IDLE is released, but that interrupt request signal is not acknowledged. The interrupt request signal itself is retained. - (b) If an interrupt request signal with a priority higher than that of the interrupt request currently being serviced is issued (including a non-maskable interrupt request signal), the sub-IDLE mode/low-voltage sub-IDLE mode is released and that interrupt request signal is acknowledged. - Cautions 1. The interrupt request signal that is disabled by setting the PSC.NMI1M, PSC.NMI0M, and PSC.INTM bits to 1 becomes invalid and sub-IDLE mode/low-voltage sub-IDLE mode is not released. - 2. When the sub-IDLE mode/low-voltage sub-IDLE mode is released, 12 cycles of the subclock (about 366 $\mu$ s) elapse from when the interrupt request signal that releases the sub-IDLE mode/low-voltage sub-IDLE is generated to when the mode is released. Table 21-15. Operation After Releasing Sub-IDLE Mode/Low-Voltage Sub-IDLE Mode by Interrupt Request Signal | Release Source | Interrupt Enabled (EI) Status | Interrupt Disabled (DI) Status | |---------------------------------------|--------------------------------------------------------------------------------|-----------------------------------| | Non-maskable interrupt request signal | Execution branches to the handler address. | | | Maskable interrupt request signal | Execution branches to the handler address or the next instruction is executed. | The next instruction is executed. | ## (2) Releasing sub-IDLE mode/low-voltage sub-IDLE by reset The same operation as the normal reset operation is performed. #### **CHAPTER 22 RESET FUNCTIONS** #### 22.1 Overview The following reset functions are available. - (1) Four kinds of reset sources - External reset input via the RESET pin - Reset via the watchdog timer 2 (WDT2) overflow (WDT2RES) - System reset via the comparison of the low-voltage detector (LVI) supply voltage and detected voltage - System reset via the detecting clock monitor (CLM) oscillation stop After a reset is released, the source of the reset can be confirmed with the reset source flag register (RESF). #### (2) Emergency operation mode If the WDT2 overflows during the main clock oscillation stabilization time inserted after reset, a main clock oscillation anomaly is judged and the CPU starts operating on the internal oscillation clock. Caution In the emergency operation mode, do not access the on-chip peripheral I/O registers other than those for the "interrupt function, port function, WDT2, and timer M" that can operate on the internal oscillation clock. In addition, operating CSIB0 to CSIB2 and UARTA0 by using an external clock is also prohibited. Internal bus Reset source flag register (RESE) WDT2RF CLMRF LVIRF Set Set Set WDT2 reset signal Clear Clear Clear CLM reset signal Reset signal Reset signal to LVIM/LVIS register Reset signal LVI reset signal Caution An LVI circuit internal reset does not reset the LVI circuit. Remarks 1. LVIM: Low-voltage detection register 2. LVIS: Low-voltage detection level select register Figure 22-1. Block Diagram of Reset Function ## 22.2 Registers to Check Reset Source The V850ES/JF3-L has four kinds of reset sources. After a reset has been released, the source of the reset that occurred can be checked with the reset source flag register (RESF). # (1) Reset source flag register (RESF) The RESF register is a special register that can be written only by a combination of specific sequences (see **3.4.7 Special registers**). The RESF register indicates the source from which a reset signal is generated. This register is read or written in 8-bit or 1-bit units. RESET pin input clears this register to 00H. The default value differs if the source of reset is other than the RESET pin signal. | After reset: 00H <sup>Note</sup> | | e R/W | Addres | s: FFFFF88 | 38H | | | | |----------------------------------|---|-------|--------|------------|-----|---|-------|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESF | 0 | 0 | 0 | WDT2RF | 0 | 0 | CLMRF | LVIRF | | | | | | | | | | | | WDT2RF | Reset signal from WDT2 | |--------|------------------------| | 0 | Not generated | | 1 | Generated | | CLMRF | Reset signal from CLM | | |-------|-----------------------|--| | 0 | Not generated | | | 1 | Generated | | | LVI | RF | Reset signal from LVI | |-----|----|-----------------------| | C | ) | Not generated | | 1 | | Generated | Note The value of the RESF register is cleared to 00H when a reset is executed via the RESET pin. When a reset is executed by the watchdog timer 2 (WDT2), low-voltage detector (LVI), or clock monitor (CLM), the reset flags of this register (WDT2RF bit, CLMRF bit, and LVIRF bit) are set. However, other sources are retained. Caution Only "0" can be written to each bit of this register. If writing "0" conflicts with setting the flag (occurrence of reset), setting the flag takes precedence. # 22.3 Operation # 22.3.1 Reset operation via RESET pin When a low level is input to the RESET pin, the system is reset, and each hardware unit is initialized. When the level of the RESET pin is changed from low to high, the reset status is released. Table 22-1. Hardware Status on RESET Pin Input | Item | During Reset | After Reset | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | Main clock oscillator (fx) | Oscillation stops | Oscillation starts | | Subclock oscillator (fxT) | Oscillation continues | | | Internal oscillator | Oscillation stops | Oscillation starts | | Peripheral clock (fx to fx/1,024) | Operation stops | Operation starts after securing oscillation stabilization time | | Internal system clock (fclk),<br>CPU clock (fcPu) | Operation stops | Operation starts after securing oscillation stabilization time (initialized to fxx/8) | | CPU | Initialized | Program execution starts after securing oscillation stabilization time | | Watchdog timer 2 | Operation stops (initialized to 0) | Counts up from 0 with internal oscillation clock as source clock. | | Internal RAM | Undefined if power-on reset or CPU access and reset input conflict (data is damaged). Otherwise value immediately after reset input is retained. | | | I/O lines (ports/alternate-function pins) | High impedance <sup>Note</sup> | | | On-chip peripheral I/O registers | gisters Initialized to specified status, OCDM register is set (01H). | | | Other on-chip peripheral functions | Operation stops Operation can be started after securing oscillation stabilization time | | Note When the power is turned on, the following pins may output an undefined level temporarily even during reset. - P10/ANO0 pin - P53/SIB2/KR3/TIQ00/TOQ00/RTP03/DDO pin Caution The OCDM register is initialized by the RESET pin input. Therefore, note with caution that, if a high level is input to the P05/DRST pin after a reset release before the OCDM.OCDM0 bit is cleared, the on-chip debug mode may be entered. For details, see CHAPTER 4 PORT FUNCTIONS. Figure 22-2. Timing of Reset Operation by RESET Pin Input Figure 22-3. Timing of Power-on Reset Operation # 22.3.2 Reset operation by watchdog timer 2 When watchdog timer 2 is set to the reset operation mode due to overflow, upon watchdog timer 2 overflow (WDT2RES signal generation), a system reset is executed and the hardware is initialized to the initial status. Following watchdog timer 2 overflow, the reset status is entered and lasts the predetermined time (analog delay), and the reset status is then automatically released. The main clock oscillator is stopped during the reset period. Table 22-2. Hardware Status During Watchdog Timer 2 Reset Operation | Item | During Reset | After Reset | | | |--------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--| | Main clock oscillator (fx) | Oscillation stops Oscillation starts | | | | | Subclock oscillator (fxt) | Oscillation continues | | | | | Internal oscillator | Oscillation stops | Oscillation starts | | | | Peripheral clock (fxx to fxx/1,024) | Operation stops | Operation starts after securing oscillation stabilization time | | | | Internal system clock (fxx),<br>CPU clock (fcpu) | Operation stops | Operation starts after securing oscillation stabilization time (initialized to fxx/8) | | | | CPU | Initialized | Program execution after securing oscillation stabilization time | | | | Watchdog timer 2 | Operation stops (initialized to 0) | Counts up from 0 with internal oscillation clock as source clock. | | | | Internal RAM | Undefined if power-on reset or CPU access a<br>Otherwise value immediately after reset input | , , , | | | | I/O lines (ports/alternate-function pins) | High impedance | | | | | On-chip peripheral I/O register | Initialized to specified status, OCDM register retains its value. | | | | | On-chip peripheral functions other than above | Operation stops | Operation can be started after securing oscillation stabilization time. | | | Figure 22-4. Timing of Reset Operation by WDT2RES Signal Generation ## 22.3.3 Reset operation by low-voltage detector If the supply voltage falls below the voltage detected by the low-voltage detector when LVI operation is enabled, a system reset is executed (when the LVIM.LVIMD bit is set to 1), and the hardware is initialized to the initial status. The reset status lasts from when a supply voltage drop has been detected until the supply voltage rises above the LVI detection voltage. The main clock oscillator is stopped during the reset period. When the LVIMD bit = 0, an interrupt request signal (INTLVI) is generated if a low voltage is detected. Table 22-3. Hardware Status During Reset Operation by Low-Voltage Detector | Item | During Reset | After Reset | | | |--------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--| | Main clock oscillator (fx) | Oscillation stops | Oscillation starts | | | | Subclock oscillator (fxт) | Oscillation continues | | | | | Internal oscillator | Oscillation stops | Oscillation starts | | | | Peripheral clock (fx to fx/1,024) | Operation stops | Operation starts after securing oscillation stabilization time | | | | Internal system clock (fxx),<br>CPU clock (fcpu) | Operation stops | Operation starts after securing oscillation stabilization time (initialized to fxx/8) | | | | CPU | Initialized | Program execution starts after securing oscillation stabilization time | | | | Watchdog timer 2 | Operation stops (initialized to 0) | Counts up from 0 with internal oscillation clock as source clock. | | | | Internal RAM | Undefined if power-on reset or CPU access a<br>Otherwise value immediately after reset inpu | , , | | | | I/O lines (ports/alternate-function pins) | High impedance | | | | | On-chip peripheral I/O register | Initialized to specified status, OCDM register retains its value. | | | | | LVI | Operation stops | | | | | On-chip peripheral functions other than above | Operation stops | Operation can be started after securing oscillation stabilization time. | | | Remark For the reset timing of the low-voltage detector, see CHAPTER 24 LOW-VOLTAGE DETECTOR (LVI). #### 22.3.4 Operation after reset release After the reset is released, the main clock starts oscillation and oscillation stabilization time (differs depending on the option byte setting. For details, see **CHAPTER 27 OPTION BYTE**). Is secured, and the CPU starts program execution. WDT2 immediately begins to operate after a reset has been released using the internal oscillation clock as a source clock. Figure 22-5. Operation After Reset Release # (1) Emergent operation mode If an anomaly occurs in the main clock before oscillation stabilization time is secured, the WDT2 overflows before executing the CPU program. At this time, the CPU starts program execution by using the internal oscillation clock as the source clock. Figure 22-6. Operation After Reset Release The CPU operation clock states can be checked with the CPU operation clock status register (CCLS). ## 22.3.5 Reset function operation flow #### 22.4 Cautions When executing the power-on reset operation, the supply voltage must be within the guaranteed operating range when the reset status is released. The usable range of the supply voltage of the V850ES/JF3-L differs depending on the internal operating frequency (2.2 to 2.7 V @5 MHz (MAX.) or 2.7 to 3.6 V @20 MHz (MAX.)). Therefore, observe the following points. #### (1) At less than 2.2 V when reset is released Use prohibited #### (2) At 2.2 V or more to less than 2.7 V when reset is released - Input fx = 2.5 to 5 MHz to the main clock oscillator and set the clock through mode (PLLCTL.SELPLL = 0). - Inputting 5 MHz or more to the main clock oscillator is prohibited. - Be sure to stop PLL (PLLCTL.PLLON = 0) by the initialization routine. ## (3) At 2.7 to 3.6 V when reset is released • Both the clock through mode and PLL mode can be used. ## **Remarks 1.** The voltage value (V) is the value of VDD. 2. The reset status is released in the following timing. For the relationship between the rising of V<sub>DD</sub> and releasing the reset status by the RESET pin, see CHAPTER 30 ELECTRICAL SPECIFICATIONS. #### **CHAPTER 23 CLOCK MONITOR** #### 23.1 Functions The clock monitor samples the main clock by using the internal oscillation clock and generates a reset request signal when oscillation of the main clock is stopped. Once the operation of the clock monitor has been enabled by an operation enable flag, it cannot be cleared to 0 by any means other than reset. When a reset by the clock monitor occurs, the RESF.CLMRF bit is set. For details on the RESF register, see 22.2 Registers to Check Reset Source. The clock monitor automatically stops under the following conditions. - · During oscillation stabilization time after STOP mode is released - When the main clock is stopped (from when the PCC.MCK bit = 1 during subclock operation, until the PCC.CLS bit = 0 during main clock operation) - · When the sampling clock (internal oscillation clock) is stopped - When the CPU operates with the internal oscillation clock ## 23.2 Configuration The clock monitor includes the following hardware. Table 23-1. Configuration of Clock Monitor | Item | Configuration | |------------------|-----------------------------------| | Control register | Clock monitor mode register (CLM) | Figure 23-1. Timing of Reset via the RESET Pin Input # 23.3 Register The clock monitor is controlled by the clock monitor mode register (CLM). ## (1) Clock monitor mode register (CLM) The CLM register is a special register. This can be written only in a special combination of sequences (see **3.4.7 Special registers**). This register is used to set the operation mode of the clock monitor. This register can be read or written in 8-bit or 1-bit units. Reset sets this register to 00H. | After | reset: 00H | R/W | Address: F | FFFF870H | | | | | |-------|------------|-----|------------|----------|---|---|---|------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | <0> | | CLM | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CLME | | CLME | Clock monitor operation enable or disable | | | | |------|-------------------------------------------|--|--|--| | 0 | Disable clock monitor operation. | | | | | 1 | Enable clock monitor operation. | | | | - Cautions 1. Once the CLME bit has been set to 1, it cannot be cleared to 0 by any means other than reset. - 2. When a reset by the clock monitor occurs, the CLME bit is cleared to 0 and the RESF.CLMRF bit is set to 1. # 23.4 Operation This section explains the functions of the clock monitor. The start and stop conditions are as follows. #### <Start condition> Enabling operation by setting the CLM.CLME bit to 1 ## <Stop conditions> - While oscillation stabilization time is being counted after STOP mode is released - When the main clock is stopped (from when PCC.MCK bit = 1 during subclock operation to when PCC.CLS bit = 0 during main clock operation) - When the sampling clock (internal oscillation clock) is stopped - When the CPU operates with the internal oscillation clock Table 23-2. Operation Status of Clock Monitor (When CLM.CLME Bit = 1, During Internal Oscillation Clock Operation) | CPU Operating Clock | Operation Mode | Status of Main Clock | Status of Internal<br>Oscillation Clock | Status of Clock<br>Monitor | |----------------------------------------|--------------------|----------------------|-----------------------------------------|----------------------------| | Main clock | HALT mode | Oscillates | Oscillates <sup>Note 1</sup> | Operates <sup>Note 2</sup> | | | IDLE1, IDLE2 modes | Oscillates | Oscillates <sup>Note 1</sup> | Operates <sup>Note 2</sup> | | | STOP mode | Stops | Oscillates <sup>Note 1</sup> | Stops | | Subclock (MCK bit of PCC register = 0) | Sub-IDLE mode | Oscillates | Oscillates <sup>Note 1</sup> | Operates <sup>Note 2</sup> | | Subclock (MCK bit of PCC register = 1) | Sub-IDLE mode | Stops | Oscillates <sup>Note 1</sup> | Stops | | Internal oscillation clock | - | Stops | Oscillates <sup>Note 3</sup> | Stops | | During reset | _ | Stops | Stops | Stops | - Notes 1. Internal oscillator can be stopped by setting the RCM.RSTOP bit to 1. - 2. The clock monitor is stopped while internal oscillator is stopped. - 3. Internal oscillator cannot be stopped by software. ## (1) Operation when main clock oscillation is stopped (CLME bit = 1) If oscillation of the main clock is stopped when the CLME bit = 1, an internal reset signal is generated as shown in Figure 23-2. Figure 23-2. Reset Period Due to That Oscillation of Main Clock Is Stopped ## (2) Clock monitor status after RESET input RESET input clears the CLM.CLME bit to 0 and stops the clock monitor operation. When CLME bit is set to 1 by software at the end of the oscillation stabilization time of the main clock, monitoring is started. Figure 23-3. Clock Monitor Status After $\overline{RESET}$ Input (CLM.CLME bit = 1 is set after $\overline{RESET}$ input and at the end of main clock oscillation stabilization time) ## (3) Operation in STOP mode or after STOP mode is released If the STOP mode is set with the CLM.CLME bit = 1, the monitor operation is stopped in the STOP mode and while the oscillation stabilization time is being counted. After the oscillation stabilization time, the monitor operation is automatically started. Figure 23-4. Operation in STOP Mode or After STOP Mode Is Released ## (4) Operation when main clock is stopped (arbitrary) During subclock operation (PCC.CLS bit = 1) or when the main clock is stopped by setting the PCC.MCK bit to 1, the monitor operation is stopped until the main clock operation is started (PCC.CLS bit = 0). The monitor operation is automatically started when the main clock operation is started. Figure 23-5. Operation When Main Clock Is Stopped (Arbitrary) # (5) Operation while CPU is operating on internal oscillation clock (CCLS.CCLSF bit = 1) The monitor operation is not stopped when the CCLSF bit is 1, even if the CLME bit is set to 1. # CHAPTER 24 LOW-VOLTAGE DETECTOR (LVI) #### 24.1 Functions The low-voltage detector (LVI) has the following functions. - If the interrupt occurrence at low-voltage detection is selected, the low-voltage detector compares the supply voltage (VDD) and the detected voltage (VLVI), and generates an internal interrupt signal when the supply voltage drops or rises across the detected voltage. - If the reset occurrence at low-voltage detection is selected, the low-voltage detector generates an interrupt reset signal when the supply voltage (VDD) drops across the detected voltage (VLVI). - The level of the supply voltage to be detected can be changed by software (in two steps). - Interrupt or reset signal can be selected by software. - · Can operate in STOP mode. If the low-voltage detector is used to generate a reset signal, the RESF.LVIRF bit is set to 1 when the reset signal is generated. For details of RESF register, see **22.2 Registers to Check Reset Source**. ## 24.2 Configuration The block diagram of the low-voltage detector is shown below. $V_{DD}$ Low voltage Internal reset signal detection level Selector selector - INTLVI Detected voltage source (VLVI) LVIS0 LVION LVIMD LVIF Low voltage detection level Low voltage detection select register (LVIS) register (LVIM) Internal bus Figure 24-1. Block Diagram of Low-Voltage Detector ## 24.3 Registers The low-voltage detector is controlled by the following registers. - Low voltage detection register (LVIM) - Low voltage detection level select register (LVIS) ## (1) Low voltage detection register (LVIM) The LVIM register is a special register. This can be written only in the special combination of the sequences (see 3.4.7 Special registers). The LVIM register is used to enable or disable low voltage detection, and to set the operation mode of the lowvoltage detector. This register can be read or written in 8-bit or 1-bit units. However, the LVIF bit is read-only. | After res | et: Note 1 | R/W | Address: F | FFFF890H | | | | | |-----------|------------|-----|------------|----------|---|---|-------|------| | | <7> | 6 | 5 | 4 | 3 | 2 | <1> | <0> | | LVIM | LVION | 0 | 0 | 0 | 0 | 0 | LVIMD | LVIF | | LVION | Low voltage detection operation enable or disable | |-------|---------------------------------------------------| | 0 | Disable operation. | | 1 | Enable operation. | | LVIMD | Selection of operation mode of low voltage detection | |-------|---------------------------------------------------------------------------------------------------------------| | 0 | Generates interrupt request signal INTLVI when the supply voltage drops or rises across the detected voltage. | | 1 | Generate internal reset signal LVIRES when supply voltage < detected voltage. | | LVIF <sup>Note 2, 3</sup> | Low voltage detection flag | |---------------------------|-----------------------------------------------------------------------| | 0 | When supply voltage > detected voltage, or when operation is disabled | | 1 | Supply voltage of connected power supply < detected voltage | Notes 1. Reset by low-voltage detection: 82H Reset due to other source: 00H - 2. Do not change the LVION bit from 1 to 0 while the supply voltage (VDD) is lower than the detected voltage ( $V_{LVI}$ ) (LVIM.LVIF bit = 1). - 3. After the LVI operation has started (LVION bit = 1) or when INTLVI has occurred, confirm the supply voltage state by using the LVIF bit. - Cautions 1. When the LVION and LVIMD bits to 1, the low-voltage detector cannot be stopped until the reset request due to other than the low-voltage detection is generated. - 2. When the LVION bit is set to 1, the comparator in the LVI circuit starts operating. Wait 0.2 ms or longer by software before checking the voltage at the LVIF bit after the LVION bit is set. - 3. Be sure to clear bits 6 to 2 to "0". # (2) Low voltage detection level select register (LVIS) The LVIS register is used to select the level of low voltage to be detected. This register can be read or written in 8-bit units. | After reset: <b>Note</b> R/W | | | Address: F | FFFF891H | | | | | |------------------------------|---|---|------------|----------|---|---|---|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LVIS | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LVIS0 | | LVIS0 | Detection level | |-------|-----------------| | 0 | 2.80 V (TYP.) | | 1 | 2.30 V (TYP.) | Note Reset by low-voltage detection: Retained Reset due to other source: 00H Cautions 1. This register cannot be written until a reset request due to something other than low-voltage detection is generated after the LVIM.LVION and LVIM.LVIMD bits are set to 1. 2. Be sure to clear bits 7 to 1 to "0". # 24.4 Operation Depending on the setting of the LVIM.VIMD bit, an interrupt signal (INTLVI) or an internal reset signal is generated. How to specify each operation is described below, together with timing charts. ## 24.4.1 To use for internal reset signal - <To start operation> - <1> Mask the interrupt of LVI. - <2> Select the voltage to be detected by using the LVIS.LVIS0 bit. - <3> Set the LVIM.LVION bit to 1 (to enable operation). - <4> Insert a wait cycle of 0.2 ms (max.) or more by software. - <5> By using the LVIM.LVIF bit, check if the supply voltage > detected voltage. - <6> Set the LVIMD bit to 1 (to generate an internal reset signal). Caution If LVIMD bit is set to 1, the contents of the LVIM and LVIS registers cannot be changed until a reset request other than LVI is generated. Figure 24-2. Operation Timing of Low-Voltage Detector (LVIMD Bit = 1) #### 24.4.2 To use for interrupt - <To start operation> - <1> Mask the interrupt of LVI. - <2> Select the voltage to be detected by using the LVIS.LVIS0 bit. - <3> Set the LVIM.LVION bit to 1 (to enable operation). - <4> Insert a wait cycle of 0.2 ms (max.) or more by software. - <5> By using the LVIM.LVIF bit, check if the supply voltage > detected voltage. - <6> Clear the interrupt request flag of LVI. - <7> Unmask the interrupt of LVI. - <To stop operation> - <1> By using the LVIM.LVIF bit, check if the supply voltage > detected voltage. - <2> Clear the LVION bit to 0. Figure 24-3. Operation Timing of Low-Voltage Detector (LVIM Bit = 0) ## **CHAPTER 25 CRC FUNCTION** #### 25.1 Functions - CRC operation circuit for detection of data block errors - Generation of 16-bit CRC code using a CRC-CCITT (X<sup>16</sup> + X<sup>12</sup> + X<sup>5</sup> + 1) generation polynomial for blocks of data of any length in 8-bit units - CRC code is set to the CRC data register each time 1-byte data is transferred to the CRCIN register, after the initial value is set to the CRCD register. # 25.2 Configuration The CRC function includes the following hardware. Table 25-1. CRC Configuration | Item | Configuration | | | | | | | | | | |-------------------|-----------------------------------------------------|--|--|--|--|--|--|--|--|--| | Control registers | CRC input register (CRCIN) CRC data register (CRCD) | | | | | | | | | | Figure 25-1. Block Diagram of CRC Register # 25.3 Registers ## (1) CRC input register (CRCIN) The CRCIN register is an 8-bit register for setting data. This register can be read or written in 8-bit units. Reset sets this register to 00H. # (2) CRC data register (CRCD) The CRCD register is a 16-bit register that stores the CRC-CCITT operation results. This register can be read or written in 16-bit units. Reset sets this register to 0000H. Caution Accessing the CRCD register is prohibited in the following statuses. For details, see 3.4.8 (2) Accessing specific on-chip peripheral I/O registers. - When the CPU operates with the subclock and the main clock oscillation is stopped - When the CPU operates with the internal oscillation clock | CRCD 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | After res | et: 0 | 000H | i | R/W | Ac | ddress | s: FF | FFF3 | 12H | | | | | | | | |--------------------------------------------|-----------|-------|------|----|-----|----|--------|-------|------|-----|---|---|---|---|---|---|---| | CRCD | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CRCD | | | | | | | | | | | | | | | | | # 25.4 Operation An example of the CRC operation circuit is shown below. Figure 25-2. CRC Operation Circuit Operation Example (LSB First) The code when 01H is sent LSB first is (1000 0000). Therefore, the CRC code from generation polynomial $X^{16} + X^{12} + X^5 + 1$ becomes the remainder when (1000 0000) $X^{16}$ is divided by (1 0001 0000 0010 0001) using the modulo-2 operation formula. The modulo-2 operation is performed based on the following formula. $$0 + 0 = 0$$ $0 + 1 = 1$ $1 + 0 = 1$ $1 + 1 = 0$ $-1 = 1$ Therefore, the CRC code becomes $\frac{9}{1001}$ $\frac{8}{0001}$ $\frac{1}{1000}$ ince LSB first is used, this corresponds to 1189H in hexadecimal notation. # 25.5 Usage Method How to use the CRC logic circuit is described below. Figure 25-3. CRC Operation Flow Communication errors can easily be detected if the CRC code is transmitted/received along with transmit/receive data when transmitting/receiving data consisting of several bytes. The following is an illustration using the transmission of 12345678H (0001 0010 0011 0100 0101 0110 0111 1000B) LSB-first as an example. Figure 25-4. CRC Transmission Example ## Setting procedure on transmitting side - <1> Write the initial value 0000H to the CRCD register. - <2> Write the 1 byte of data to be transmitted first to the transmit buffer register. (At this time, also write the same data to the CRCIN register.) - <3> When transmitting several bytes of data, write the same data to the CRCIN register each time transmit data is written to the transmit buffer register. - <4> After all the data has been transmitted, write the contents of the CRCD register (CRC code) to the transmit buffer register and transmit them. (Since this is LSB first, transmit the data starting from the lower bytes, then the higher bytes.) ## Setting procedure on receiving side - <1> Write the initial value 0000H to the CRCD register. - <2> When reception of the first 1 byte of data is complete, write that receive data to the CRCIN register. - <3> If receiving several bytes of data, write the receive data to the CRCIN register upon every reception completion. (In the case of normal reception, when all the receive data has been written to the CRCIN register, the contents of the CRCD register on the receiving side and the contents of the CRCD register on the transmitting side are the same.) - <4> Next, the CRC code is transmitted from the transmitting side, so write this data to the CRCIN register similarly to receive data. - <5> When reception of all the data, including the CRC code, has been completed, reception was normal if the contents of the CRCD register are 0000H. If the contents of the CRCD register are other than 0000H, this indicates a communication error, so transmit a resend request to the transmitting side. ## **CHAPTER 26 REGULATOR** ## 26.1 Outline The V850ES/JF3-L includes a regulator to reduce power consumption and noise. This regulator supplies a stepped-down VDD power supply voltage to the oscillator block and internal logic circuits (except the A/D converter, D/A converter, and output buffers). Figure 26-1. Regulator # 26.2 Operation The regulator of the V850ES/JF3-L always operates in any mode (normal operation mode, HALT mode, IDLE1 mode, IDLE2 mode, STOP mode, subclock operation mode, sub-IDLE mode, or during reset). The output voltage of the regulator can be lowered in the STOP mode, subclock operation mode, and sub-IDLE mode to reduce the power consumption. For details, see **CHAPTER 21 STANDBY FUNCTION**. Be sure to connect a capacitor (4.7 $\mu$ F (recommended value)) to the REGC pin to stabilize the regulator output. A diagram of the regulator pin connection method is shown below. Figure 26-2. REGC Pin Connection #### **CHAPTER 27 OPTION BYTE** The option byte is stored in address 000007AH of the internal flash memory (internal ROM area) as 8-bit data. This 8-bit data is used to set the oscillation stabilization time that elapses after the reset status is released. After the reset status is released, the oscillation stabilization time is ensured to pass by this set value. When writing a program to the V850ES/JF3-L, be sure to set the option data in the program at address 000007AH. The data in this area cannot be rewritten during program execution. | - | Address: 0 | J0000/AH | | | | | | | |---|------------|----------|---|---|---|----------|----------|----------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | 0 | 0 | RESOSTS2 | RESOSTS1 | RESOSTS0 | | RES | RES | RES | Selection of | of oscillation stat | oilization time (th | eoretical value) | |-------|-------|-------|---------------------|---------------------|---------------------|--------------------| | OSTS2 | OSTS1 | OSTS0 | | | fx | | | | | | | 2.5 MHz | 5 MHz | 10 MHz | | 0 | 0 | 0 | 2 <sup>10</sup> /fx | 409.6 μs | Setting prohibited | Setting prohibited | | 0 | 0 | 1 | 2 <sup>11</sup> /fx | 819.2 μs | 409.6 μs | Setting prohibited | | 0 | 1 | 0 | 2 <sup>12</sup> /fx | 1.638 ms | 819.2 μs | 409.6 μs | | 0 | 1 | 1 | 2 <sup>13</sup> /fx | 3.277 ms | 1.638 ms | 819.2 μs | | 1 | 0 | 0 | 2 <sup>14</sup> /fx | 6.554 ms | 3.277 ms | 1.638 ms | | 1 | 0 | 1 | 2 <sup>15</sup> /fx | 13.11 ms | 6.554 ms | 3.277 ms | | 1 | 1 | 0 | 2 <sup>16</sup> /fx | 26.21 ms | 13.11 ms | 6.554 ms | | 1 | 1 | 1 | 2 <sup>16</sup> /fx | 26.21 ms | 13.11 ms | 6.554 ms | **Remark** The wait time after releasing the STOP mode or IDLE2 mode is set by the OSTS register. For details of the OSTS register, see **21.2 (3)** Oscillation stabilization time select register (OSTS). - Cautions 1. The oscillation stabilization time shown above is longer than the theoretical value because the overhead time since power application is taken into consideration. The actual oscillation stabilization time is the time shown above, plus up to 260 $\mu$ s. - 2. Be sure to select an oscillation stabilization time (theoretical value) of 400 $\mu$ s or longer. If it is set to less than 400 $\mu$ s, the internal status becomes unstable and the operation cannot be guaranteed. The following shows program examples when the CA850 is used. ## [Program example] ``` #----- # OPTION_BYTES #----- .section "OPTION_BYTES" .byte 0b000000001 -- 0x7a .byte 0b000000000 -- 0x7b .byte 0b000000000 -- 0x7c .byte 0b000000000 -- 0x7d .byte 0b000000000 -- 0x7e .byte 0b000000000 -- 0x7f ``` Caution Be sure to describe 6 bytes of this section. If it is less than 6 bytes, an error occurs when a linker is executed. Error message: F4112: illegal "OPTION\_BYTES" section size. Remark Set 0x00 to addresses 007BH to 007FH. #### **CHAPTER 28 FLASH MEMORY** The V850ES/JF3-L incorporates a flash memory. μPD70F3735: 128 KB flash memory μPD70F3736: 256 KB flash memory Flash memory versions offer the following advantages for development environments and mass production applications. - O For altering software after the V850ES/JF3-L is soldered onto the target system. - O For data adjustment when starting mass production. - O For differentiating software according to the specification in small scale production of various models. - O For facilitating inventory management. - O For updating software after shipment. #### 28.1 Features - O 4-byte/1-clock access (when instruction is fetched) - O Capacity: 256/128 KB - O Write voltage: Erase/write with a single power supply - O Rewriting method - Rewriting by communication with dedicated flash programmer via serial interface (on-board/off-board programming) - Rewriting flash memory by user program (self programming) - O Flash memory write prohibit function supported (security function) - O Safe rewriting of entire flash memory area by self programming using boot swap function - O Interrupts can be acknowledged during self programming. ## 28.2 Memory Configuration The V850ES/JF3-L internal flash memory area is divided into 64 or 128 blocks and can be programmed/erased in block units. All the blocks can also be erased at once. When the boot swap function is used, the physical memory located at the addresses of blocks 0 to 15 is replaced by the physical memory located at the addresses of blocks 16 to 31. For details of the boot swap function, see **28.5 Rewriting** by Self Programming. Figure 28-1. Flash Memory Mapping #### 28.3 Functional Outline The internal flash memory of the V850ES/JF3-L can be rewritten by using the rewrite function of the dedicated flash programmer, regardless of whether the V850ES/JF3-L has already been mounted on the target system or not (off-board/on-board programming). In addition, a security function that prohibits rewriting the user program written to the internal flash memory is also supported, so that the program cannot be changed by an unauthorized person. The rewrite function using the user program (self programming) is ideal for an application where it is assumed that the program is changed after production/shipment of the target system. A boot swap function that rewrites the entire flash memory area safely is also supported. In addition, interrupt servicing is supported during self programming, so that the flash memory can be rewritten under various conditions, such as while communicating with an external device. Table 28-1. Rewrite Method | Rewrite Method | Functional Outline | Operation Mode | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | On-board programming | Flash memory can be rewritten after the device is mounted on the target system, by using a dedicated flash programmer. | Flash memory programming mode | | Off-board programming | Flash memory can be rewritten before the device is mounted on the target system, by using a dedicated flash programmer and a dedicated program adapter board (FA series). | | | Self programming | Flash memory can be rewritten by executing a user program that has been written to the flash memory in advance by means of off-board/on-board programming. (During self-programming, instructions cannot be fetched from or data access cannot be made to the internal flash memory area. Therefore, the rewrite program must be transferred to the internal RAM or external memory in advance). | Normal operation mode | Remark The FA series is a product of Naito Densei Machida Mfg. Co., Ltd. Table 28-2. Basic Functions | Function | Functional Outline | Support (√: Supporte | ed, ×: Not supported) | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------| | | | On-Board/Off-Board<br>Programming | Self Programming | | Blank check | The erasure status of the entire memory is checked. | V | <b>V</b> | | Chip erasure | The contents of the entire memory area are erased all at once. | <b>V</b> | × Note | | Block erasure | The contents of specified memory blocks are erased. | V | V | | Program | Writing to specified addresses, and a verify check to see if write level is secured are performed. | √ | √ | | Verify/checksum | Data read from the flash memory is compared with data transferred from the flash memory programmer. | √ | ×<br>(Can be read by user<br>program) | | Read | Data written to the flash memory is read. | V | × | | Security setting | Use of the chip erase command, block erase command, program command, and read command can be prohibited, and rewriting of the boot block cluster can be prohibited. | √ | × (Supported only when setting is changed from enable to disable) | **Note** This is possible by selecting the entire memory area for the block erase function. The following table lists the security functions. The chip erase command prohibit, block erase command prohibit, program command prohibit, read command prohibit, and rewriting boot block cluster prohibit functions are enabled by default after shipment, and security can be set by rewriting via on-board/off-board programming. Each security function can be used in combination with the others at the same time. **Table 28-3. Security Functions** | Function | Functional Outline | | | | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Chip erase command prohibit | Execution of chip erase and block erase commands on all of the blocks is prohibited. Once prohibition is set, all of the settings of prohibition cannot be initialized because the chip erase command cannot be executed. | | | | | Block erase command prohibit | Execution of a block erase command on all of the blocks is prohibited. Setting of prohibition can be initialized by execution of a chip erase command. | | | | | Program command prohibit | Execution of program and block erase commands on all of the blocks is prohibited. Setting of prohibition can be initialized by execution of the chip erase command. | | | | | Read command prohibit | Execution of a read command on all of the blocks is prohibited. Setting of the prohibition can be initialized by execution of the chip erase command. | | | | | Rewriting boot block cluster prohibit | Boot block clusters in block 0 to the specified block can be protected. Rewriting (erasing and writing) the protected boot block clusters is disabled. Even if the chip erase command is executed, setting of prohibition cannot be initialized. The maximum number of specifiable blocks is as follows. μPD70F3735: 63 blocks μPD70F3736: 127 blocks | | | | Table 28-4. Security Setting | Function | <u> </u> | erations When Each Security Is Set<br>et Executable, -: Not Supported) | Notes on Se | curity Setting | |----------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------| | | On-Board/<br>Off-Board Programming | Self Programming | On-Board/<br>Off-Board<br>Programming | Self<br>Programming | | Chip erase<br>command<br>prohibit | Chip erase command: × Block erase command: × Program command: √ <sup>Note 1</sup> Read command: √ | Chip erasure: – Block erasure (FlashBlockErase): √ Write (FlashWordWrite): √ Read (FlashWordRead): √ | Setting of prohibition cannot be initialized. | Supported only<br>when setting is<br>changed from<br>enable to | | Block erase<br>command<br>prohibit | Chip erase command: √ Block erase command: × Program command: √ Read command: √ | Chip erasure: – Block erasure (FlashBlockErase): √ Write (FlashWordWrite): √ Read (FlashWordRead): √ | Setting of prohibition can be initialized by chip erase command. | disable | | Program<br>command<br>prohibit | Chip erase command: √ Block erase command: × Program command: × Read command: √ | Chip erasure: – Block erasure (FlashBlockErase): √ Write (FlashWordWrite): √ Read (FlashWordRead): √ | Setting of prohibition can be initialized by chip erase command. | | | Read<br>command<br>prohibit | Chip erase command: √ Block erase command: √ Program command: √ Read command: × | Chip erasure: – Block erasure (FlashBlockErase): √ Write (FlashWordWrite): √ Read (FlashWordRead): √ | Setting of prohibition can be initialized by chip erase command. | | | Boot block<br>cluster<br>rewrite<br>prohibit | Chip erase command: × Block erase command: × <sup>Note 2</sup> Program command: √ <sup>Note 2</sup> Read command: √ | Chip erasure: – Block erasure (FlashBlockErase): × <sup>Note 2</sup> Write (FlashWordWrite): × <sup>Note 2</sup> Read (FlashWordRead): √ | Setting of prohibition cannot be initialized. | | **Notes 1.** In this case, since the erase command is invalid, data different from the data already written in the flash memory cannot be written. 2. Executable except in boot block cluster. #### 28.4 Rewriting by Dedicated Flash Programmer The flash memory can be rewritten by using a dedicated flash programmer after the V850ES/JF3-L is mounted on the target system (on-board programming). The flash memory can also be rewritten before the device is mounted on the target system (off-board programming) by using a dedicated program adapter (FA series). #### 28.4.1 Programming environment The following shows the environment required for writing programs to the flash memory of the V850ES/JF3-L. Figure 28-2. Environment Required for Writing Programs to Flash Memory A host machine is required for controlling the dedicated flash programmer. UARTA0 or CSIB0 is used for the interface between the dedicated flash programmer and the V850ES/JF3-L to perform writing, erasing, etc. A dedicated program adapter (FA series) required for off-board writing. - FA-70F3736GC-GAD-RX (GC-GAD type) (already wired) Note - FA-70F3736GK-GAK-RX (GK-GAK type) (already wired) Note - FA-80GC-GAD-B (GC-GAD type) (not wired: wiring required) - FA-80GK-GAK-B (GK-GAK type) (not wired: wiring required) Note Under development Remark The FA series is a product of Naito Densei Machida Mfg. Co., Ltd. #### 28.4.2 Communication mode Communication between the dedicated flash programmer and the V850ES/JF3-L is performed by serial communication using the UARTA0 or CSIB0 interface of the V850ES/JF3-L. ## (1) UARTA0 Transfer rate: 9,600 to 153,600 bps Figure 28-3. Communication with Dedicated Flash Programmer (UARTA0) #### (2) CSIB0 Serial clock: 2.4 kHz to 2.5 MHz (MSB first) Figure 28-4. Communication with Dedicated Flash Programmer (CSIB0) Note Connect the FLMD1 pin to the flash programmer or connect to GND via a pull-down resistor on the board. ## (3) CSIB0 + HS Serial clock: 2.4 kHz to 2.5 MHz (MSB first) Figure 28-5. Communication with Dedicated Flash Programmer (CSIB0 + HS) The dedicated flash programmer outputs the transfer clock, and the V850ES/JF3-L operates as a slave. When the PG-FP5 is used as the dedicated flash programmer, it generates the following signals to the V850ES/JF3-L. For details, refer to the **PG-FP5 User's Manual (U18865E)**. Table 28-5. Signal Connections of Dedicated Flash Programmer (PG-FP5) | | | PG-FP5 | V850ES/JF3-L | Proce | ssing for Conn | ection | |-------------|--------|----------------------------------------------------|-----------------|---------------|----------------|---------------| | Signal Name | I/O | Pin Function | Pin Name | UARTA0 | CSIB0 | CSIB0 + HS | | FLMD0 | Output | Write enable/disable | FLMD0 | 0 | 0 | 0 | | FLMD1 | Output | Write enable/disable | FLMD1 | <b>⊘</b> Note | Note | <b>○</b> Note | | VDD | - | V <sub>DD</sub> voltage generation/voltage monitor | V <sub>DD</sub> | 0 | 0 | 0 | | GND | - | Ground | Vss | 0 | 0 | 0 | | CLK | Output | Clock output to V850ES/JF3-L | X1, X2 | × | × | × | | RESET | Output | Reset signal | RESET | 0 | 0 | 0 | | SI/RxD | Input | Receive signal | SOB0/TXDA0 | 0 | 0 | 0 | | SO/TxD | Output | Transmit signal | SIB0/RXDA0 | 0 | 0 | 0 | | SCK | Output | Transfer clock | SCKB0 | × | 0 | 0 | | HS | Input | Handshake signal for CSIB0 + HS communication | РСМ0 | × | × | 0 | Note Wire these pins as shown in Figures 28-6 or connect them to GND via pull-down resistor on board. x: Does not have to be connected. Table 28-6. Wiring of V850ES/JF3-L Flash Writing Adapters (FA-80GK-GAK-B, FA-80GC-GAD-B) | Flash Programmer (FG-FP5) Connection Pin | | | Name of FA<br>Board Pin | CSIB0 + HS Used | | CSIB0 Used | | UARTA0 Used | | |------------------------------------------|--------|-------------------------------------------------------|-------------------------|--------------------|---------|--------------------|---------|---------------------|---------| | Signal Name | I/O | Pin Function | | Pin Name | Pin No. | Pin Name | Pin No. | Pin Name | Pin No. | | SI/RxD | Input | Receive signal | SI | P41/SOB0/<br>SCL01 | 20 | P41/SOB0/<br>SCL01 | 20 | P30/TXDA0 | 22 | | SO/TxD | Output | Transmit signal | SO | P40/SIB0/<br>SDA01 | 19 | P40/SIB0/<br>SDA01 | 19 | P31/RXDA0/<br>INTP7 | 23 | | SCK | Output | Transfer clock | SCK | P42/SCKB0 | 21 | P42/SCKB0 | 21 | Not needed | - | | CLK | Output | Clock to | X1 | Not needed | - | Not needed | - | Not needed | - | | | | V850ES/JF3-L | X2 | Not needed | - | Not needed | - | Not needed | - | | /RESET | Output | Reset signal | /RESET | RESET | 14 | RESET | 14 | RESET | 14 | | FLMD0 | Output | Write voltage | FLMD0 | FLMD0 | 8 | FLMD0 | 8 | FLMD0 | 8 | | FLMD1 | Output | Write voltage | FLMD1 | PDL5/AD5/<br>FLMD1 | 60 | PDL5/AD5/<br>FLMD1 | 60 | PDL5/AD5/<br>FLMD1 | 60 | | HS | Input | Handshake<br>signal for CSI0 +<br>HS<br>communication | RESERVE/<br>HS | PCM0/WAIT | 47 | Not needed | - | Not needed | _ | | VDD | - | VDD voltage | VDD | V <sub>DD</sub> | 9 | V <sub>DD</sub> | 9 | V <sub>DD</sub> | 9 | | | | generation/ | | EV <sub>DD</sub> | 31 | EV <sub>DD</sub> | 31 | EV <sub>DD</sub> | 31 | | | | voltage monitor | | AV <sub>REF0</sub> | 1 | AV <sub>REF0</sub> | 1 | AV <sub>REF0</sub> | 1 | | | | | | AV <sub>REF1</sub> | 4 | AV <sub>REF1</sub> | 4 | AV <sub>REF1</sub> | 4 | | GND | - | Ground | GND | Vss | 11 | Vss | 11 | Vss | 11 | | | | | | AVss | 2 | AVss | 2 | AVss | 2 | | | | | | EVss | 30 | EVss | 30 | EVss | 30 | Caution Be sure to connect the REGC pin to GND via a 4.7 $\mu$ F (recommended value) capacitor. Figure 28-6. Wiring Example of V850ES/JF3-L Flash Writing Adapter (FA-80GK-GAK-B, FA-80GC-GAD-B) (In CSIB0 + HS Mode) (1/2) # Figure 28-6. Wiring Example of V850ES/JF3-L Flash Writing Adapter (FA-80GA-GAK-B, FA-80GC-GAD-B) (In CSIB0 + HS Mode) (2/2) Notes 1. Wire the FLMD1 pin as shown below, or connect it to GND on board via a pull-down resistor. **2.** Create an oscillator on the flash writing adapter (shown in broken lines) and supply a clock. Here is an example of the oscillator. ## Example: 3. Corresponding pins when UARTA0 is used. Caution Do not input a high level to the DRST pin. Remarks 1. Process the pins not shown in accordance with the handling of unused pins (see 2.3 Pin I/O Circuit Types, I/O Buffer Power Supplies, and Connection of Unused Pins). 2. This adapter is for the 80-pin plastic LQFP package. # 28.4.3 Flash memory control The following shows the procedure for manipulating the flash memory. Figure 28-7. Procedure for Manipulating Flash Memory #### 28.4.4 Selection of communication mode In the V850ES/JF3-L, the communication mode is selected by inputting pulses (11 pulses max.) to the FLMD0 pin after switching to the flash memory programming mode. The FLMD0 pulse is generated by the dedicated flash programmer. The following shows the relationship between the number of pulses and the communication mode. Figure 28-8. Selection of Communication Mode **Note** The number of clocks is as follows depending on the communication mode. | FLMD0 Pulse | Communication Mode | Remarks | |-------------|--------------------|--------------------------------------------------------| | 0 | UARTA0 | Communication rate: 9,600 bps (after reset), LSB first | | 8 | CSIB0 | V850ES/JF3-L performs slave operation, MSB first | | 11 | CSIB0 + HS | V850ES/JF3-L performs slave operation, MSB first | | Other | RFU | Setting prohibited | Caution When UARTA0 is selected, the receive clock is calculated based on the reset command sent from the dedicated flash programmer after receiving the FLMD0 pulse. #### 28.4.5 Communication commands The V850ES/JF3-L communicates with the dedicated flash programmer by means of commands. The signals sent from the dedicated flash programmer to the V850ES/JF3-L are called "commands". The response signals sent from the V850ES/JF3-L to the dedicated flash programmer are called "response commands". Figure 28-9. Communication Commands The following shows the commands for flash memory control in the V850ES/JF3-L. All of these commands are issued from the dedicated flash programmer, and the V850ES/JF3-L performs the processing corresponding to the commands. **Table 28-7. Flash Memory Control Commands** | Classification | Command Name | Support | | | Function | |-------------------------|---------------------------|--------------|------------|--------------|-----------------------------------------------------------------------------------------------------------------| | | | CSIB0 | CSIB0 + HS | UARTA0 | | | Blank check | Block blank check command | √ | √ | V | Checks if the contents of the memory in the specified block have been correctly erased. | | Erase | Chip erase command | $\checkmark$ | $\sqrt{}$ | $\checkmark$ | Erases the contents of the entire memory. | | | Block erase command | √ | √ | V | Erases the contents of the memory of the specified block. | | Write | Program command | √ | √ | V | Writes the specified address range, and executes a contents verify check. | | Verify | Verify command | V | <b>√</b> | $\checkmark$ | Compares the contents of memory in the specified address range with data transferred from the flash programmer. | | | Checksum command | <b>V</b> | √ | V | Reads the checksum in the specified address range. | | Read | Read command | √ | $\sqrt{}$ | $\checkmark$ | Reads the data written to flash memory. | | System setting, control | Silicon signature command | √ | √ | $\sqrt{}$ | Reads silicon signature information. | | | Security setting command | V | <b>V</b> | V | Prohibits the chip erase command, block erase command, program command, read command, and boot area rewrite. | #### 28.4.6 Pin connection When performing on-board writing, mount a connector on the target system to connect to the dedicated flash programmer. Also, incorporate a function on-board to switch from the normal operation mode to the flash memory programming mode. In the flash memory programming mode, all the pins not used for flash memory programming become the same status as that immediately after reset. Therefore, pin handling is required when the external device does not acknowledge the status immediately after a reset. ## (1) FLMD0 pin In the normal operation mode, input a voltage of Vss level to the FLMD0 pin. In the flash memory programming mode, supply a write voltage of Vpd level to the FLMD0 pin. Because the FLMD0 pin serves as a write protection pin in the self programming mode, a voltage of V<sub>DD</sub> level must be supplied to the FLMD0 pin via port control, etc., before writing to the flash memory. For details, see **28.5.5** (1) **FLMD0 pin**. V850ES/JF3-L Dedicated flash programmer connection pin Pull-down resistor (R<sub>FLMD0</sub>) Figure 28-10. FLMD0 Pin Connection Example #### (2) FLMD1 pin When 0 V is input to the FLMD0 pin, the FLMD1 pin does not function. When V<sub>DD</sub> is supplied to the FLMD0 pin, the flash memory programming mode is entered, so 0 V must be input to the FLMD1 pin. The following shows an example of the connection of the FLMD1 pin. Figure 28-11. FLMD1 Pin Connection Example Caution If the V<sub>DD</sub> signal is input to the FLMD1 pin from another device during on-board writing and immediately after reset, isolate this signal. Table 28-8. Relationship Between FLMD0 and FLMD1 Pins and Operation Mode When Reset Is Released | FLMD0 | FLMD1 | Operation Mode | | | |---------------------------------|------------|-------------------------------|--|--| | 0 | Don't care | Normal operation mode | | | | V <sub>DD</sub> | 0 | Flash memory programming mode | | | | V <sub>DD</sub> V <sub>DD</sub> | | Setting prohibited | | | ## (3) Serial interface pin The following shows the pins used by each serial interface. Table 28-9. Pins Used by Serial Interfaces | Serial Interface | Pins Used | | | |------------------|--------------------------------|--|--| | UARTA0 | TXDA0, RXDA0 | | | | CSIB0 | SOB0, SIB <del>0, SCK</del> B0 | | | | CSIB0 + HS | SOB0, SIB0, SCKB0, PCM0 | | | When connecting a dedicated flash programmer to a serial interface pin that is connected to another device onboard, care should be taken to avoid conflict of signals and malfunction of the other device. ## (a) Conflict of signals When the dedicated flash programmer (output) is connected to a serial interface pin (input) that is connected to another device (output), a conflict of signals occurs. To avoid the conflict of signals, isolate the connection to the other device or set the other device to the output high-impedance status. Figure 28-12. Conflict of Signals (Serial Interface Input Pin) ## (b) Malfunction of other device When the dedicated flash programmer (output or input) is connected to a serial interface pin (input or output) that is connected to another device (input), the signal is output to the other device, causing the device to malfunction. To avoid this, isolate the connection to the other device. Figure 28-13. Malfunction of Other Device #### (4) RESET pin When the reset signals of the dedicated flash programmer are connected to the RESET pin that is connected to the reset signal generator on-board, a conflict of signals occurs. To avoid the conflict of signals, isolate the connection to the reset signal generator. When a reset signal is input from the user system in the flash memory programming mode, the programming operation will not be performed correctly. Therefore, do not input signals other than the reset signals from the dedicated flash programmer. Figure 28-14. Conflict of Signals (RESET Pin) #### (5) Port pins (including NMI) When the system shifts to the flash memory programming mode, all the pins that are not used for flash memory programming are in the same status as that immediately after reset. If the external device connected to each port does not recognize the status of the port immediately after reset, pins require appropriate processing, such as connecting to VDD via a resistor or connecting to VSS via a resistor. ## (6) Other signal pins Connect X1, X2, XT1, XT2, and REGC in the same status as that in the normal operation mode. During flash memory programming, input a low level to the DRST pin or leave it open. Do not input a high level. ## (7) Power supply Supply the same power (VDD, VSS, EVDD, EVSS, AVREFO, AVREF1, AVSS) as in normal operation mode. ## 28.5 Rewriting by Self Programming #### 28.5.1 Overview The V850ES/JF3-L supports a flash macro service that allows the user program to rewrite the internal flash memory by itself. By using this interface and a self programming library that is used to rewrite the flash memory with a user application program, the flash memory can be rewritten by a user application transferred in advance to the internal RAM or external memory. Consequently, the user program can be upgraded and constant data<sup>Note</sup> can be rewritten in the field. **Note** Be sure not to allocate the program code to the block where the constant data to be rewritten is allocated. See **28.2 Memory Configuration** for the block configuration. Figure 28-15. Concept of Self Programming #### 28.5.2 Features # (1) Secure self programming (boot swap function) The V850ES/JF3-L supports a boot swap function that can exchange the physical memory of blocks 0 to 15 with the physical memory of blocks 16 to 31. By writing the start program to be rewritten to blocks 16 to 31 in advance and then swapping the physical memory, the entire area can be safely rewritten even if a power failure occurs during rewriting because the correct user program always exists in blocks 0 to 15. Figure 28-16. Rewriting Entire Memory Area (Boot Swap) ## (2) Interrupt support Instructions cannot be fetched from the flash memory during self-programming. Consequently, a user handler written to the flash memory cannot be used even if an interrupt has occurred. Therefore, in the V850ES/JF3-L, to use an interrupt during self-programming, processing transits to the specific address<sup>Note</sup> in the internal RAM. Allocate the jump instruction that transits processing to the user interrupt servicing at the specific address<sup>Note</sup> in the internal RAM. Note NMI interrupt: Start address of internal RAM Maskable interrupt: Start address of internal RAM + 4 addresses Caution To execute the INTKR interrupt servicing during self programming, set the interrupt mask flag to disable interrupt (KRIC.KRMK bit = 1) and poll the interrupt request flag (KRIC.KRIF flag). Setting the KRIC.KRMK bit to 0 (enable interrupt) during self programming is prohibited. For details of interrupt servicing, see 19.3.4 Interrupt control register (xxICn). # 28.5.3 Standard self programming flow The entire processing to rewrite the flash memory by flash self programming is illustrated below. Figure 28-17. Standard Self Programming Flow #### 28.5.4 Flash functions Table 28-10. Flash Function List | Function Name | Outline | Support | |----------------------|--------------------------------------------|--------------| | FlashInit | Self-programming library initialization | <b>V</b> | | FlashEnv | Flash environment start/end | $\checkmark$ | | FlashFLMDCheck | FLMD pin check | $\checkmark$ | | FlashStatusCheck | Hardware processing execution status check | $\checkmark$ | | FlashBlockErase | Block erase | <b>V</b> | | FlashWordWrite | Data write | <b>V</b> | | FlashBlockIVerify | Internal verification of block | <b>V</b> | | FlashBlockBlankCheck | Blank check of block | <b>V</b> | | FlashSetInfo | Flash information setting | <b>V</b> | | FlashGetInfo | Flash information acquisition | <b>V</b> | | FlashBootSwap | Boot swap execution | <b>V</b> | #### 28.5.5 Pin processing #### (1) FLMD0 pin The FLMD0 pin is used to set the operation mode when reset is released and to protect the flash memory from being written during self rewriting. It is therefore necessary to keep the voltage applied to the FLMD0 pin at 0 V when reset is released and a normal operation is executed. It is also necessary to apply a voltage of VDD level to the FLMD0 pin during the self programming mode period via port control before the memory is rewritten. When self programming has been completed, the voltage on the FLMD0 pin must be returned to 0 V. Figure 28-18. Mode Change Timing ## 28.5.6 Internal resources used The following table lists the internal resources used for self programming. These internal resources can also be used freely for purposes other than self programming. Table 28-11. Internal Resources Used | Resource Name | Description | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Stack area | An extension of the stack used by the user is used by the library (can be used in both the internal RAM and external RAM). | | Library code <sup>Note</sup> | Program entity of library (can be used anywhere other than the flash memory block to be manipulated). | | Application program | Executed as user application. Calls flash functions. | | Maskable interrupt | Can be used in the user application execution status or self programming status. To use this interrupt in the self-programming status, since the processing transits to the address of the internal RAM start address + 4 addresses, allocate the jump instruction that transits the processing to the user interrupt servicing at the address of the internal RAM start address + 4 addresses in advance. | | NMI interrupt | Can be used in the user application execution status or self programming status. To use this interrupt in the self-programming status, since the processing transits to the address of the internal RAM start address, allocate the jump instruction that transits the processing to the user interrupt servicing at the address of the internal RAM start address in advance. | Note For the resources used, see the Flash Memory Self-Programming Library User's Manual. #### **CHAPTER 29 ON-CHIP DEBUG FUNCTION** The V850ES/JF3-L on-chip debug function can be implemented by the following two methods. - Using the DCU (debug control unit) On-chip debug function is implemented by the on-chip DCU in the V850ES/JF3-L, with using the DRST, DCK, DMS, DDI, and DDO pins as the debug interface pins. - Not using the DCU On-chip debug function is implemented by MINICUBE2 or the like, using the user resources, instead of the DCU. The following table shows the features of the two on-chip debug functions. Table 29-1. On-Chip Debug Function Features | | | Debugging Using DCU | Debugging Without Using DCU | |--------------------------------------------|------------------------|----------------------------------|-----------------------------------------------------| | Debug interface pins | | DRST, DCK, DMS, DDI, DDO | When UARTA0 is used<br>RXD0, TXD0 | | | | | When CSIB0 is used SIB0, SOB0, SCKB0, HS (PCM0) | | Securement of user resources | | Not required | Required | | Hardware break | function | 2 points | 2 points | | Software break | Internal ROM area | 4 points | 4 points | | function | Internal RAM area | 2000 points | 2000 points | | Real-time RAM | monitor functionNote 1 | Available | Available | | Dynamic memor | ry modification (DMM) | Available | Available | | Mask function | | Reset, NMI, INTWDT2, HLDRQ, WAIT | RESET pin | | ROM security fu | nction | 10-byte ID code authentication | 10-byte ID code authentication | | Hardware used | | MINICUBE, etc. | NINICUBE2, etc. | | Trace function | | Not supported. | Not supported. | | Debug interrupt interface function (DBINT) | | Not supported. | Not supported. | **Notes 1.** This is a function which reads out memory contents during program execution. 2. This is a function which rewrites RAM contents during program execution. ## 29.1 Debugging with DCU Programs can be debugged using the debug interface pins (DRST, DCK, DMS, DDI, and DDO) to connect the on-chip debug emulator (MINICUBE). ## 29.1.1 Connection circuit example Figure 29-1. Circuit Connection Example When Debug Interface Pins Are Used for Communication Interface ## 29.1.2 Interface signals The interface signals are described below. ## (1) DRST This is a reset input signal for the on-chip debug unit. It is a negative-logic signal that asynchronously initializes the debug control unit. MINICUBE raises the DRST signal when it detects V<sub>DD</sub> of the target system after the integrated debugger is started, and starts the on-chip debug unit of the device. When the DRST signal goes high, a reset signal is also generated in the CPU. When starting debugging by starting the integrated debugger, a CPU reset is always generated. # (2) DCK This is a clock input signal. It supplies a 20 MHz or 10 MHz clock from MINICUBE. In the on-chip debug unit, the DMS and DDI signals are sampled at the rising edge of the DCK signal, and the data DDO is output at its falling edge. ## (3) DMS This is a transfer mode select signal. The transfer status in the debug unit changes depending on the level of the DMS signal. #### (4) DDI This is a data input signal. It is sampled in the on-chip debug unit at the rising edge of DCK. ## (5) DDO This is a data output signal. It is output from the on-chip debug unit at the falling edge of the DCK signal. #### (6) EV<sub>DD</sub> This signal is used to detect VDD of the target system. If VDD from the target system is not detected, the signals output from MINICUBE (DRST, DCK, DMS, DDI, FLMD0, and RESET) go into a high-impedance state. #### (7) FLMD0 The flash self programming function is used for the function to download data to the flash memory via the integrated debugger. During flash self programming, the FLMD0 pin must be kept high. In addition, connect a pull-down resistor to the FLMD0 pin. The FLMD0 pin can be controlled in either of the following two ways. #### <1> To control from MINICUBE Connect the FLMD0 signal of MINICUBE to the FLMD0 pin. In the normal mode, nothing is driven by MINICUBE (high impedance). During a break, MINICUBE raises the FLMD0 pin to the high level when the download function of the integrated debugger is executed. ## <2> To control from port Connect any port of the device to the FLMD0 pin. The same port as the one used by the user program to realize the flash self programming function may be used. On the console of the integrated debugger, make a setting to raise the port pin to high level before executing the download function, or lower the port pin after executing the download function. For details, refer to the ID850QB Ver. 3.40 Integrated Debugger Operation User's Manual (U18604E). ## (8) RESET This is a system reset input pin. If the $\overline{DRST}$ pin is made invalid by the value of the OCDM0 bit of the OCDM register set by the user program, on-chip debugging cannot be executed. Therefore, reset is effected by MINICUBE, using the $\overline{RESET}$ pin, to make the $\overline{DRST}$ pin valid (initialization). #### 29.1.3 Maskable functions Reset, NMI, INTWDT2, WAIT, and HLDRQ signals can be masked. The maskable functions with the debugger (ID850QB) and the corresponding V850ES/JF3-L functions are listed below. Table 29-2. Maskable Functions | Maskable Functions with ID850QB | Corresponding V850ES/JF3-L Functions | |---------------------------------|--------------------------------------------------------------------------------------------------------------------| | NMIO | NMI pin input | | NMI2 | Non-maskable interrupt request signal (INTWDT2) generation | | STOP | - | | HOLD | HLDRQ pin input | | RESET | Reset signal generation by RESET pin input, low-voltage detector, clock monitor, or watchdog timer (WDT2) overflow | | WAIT | WAIT pin input | ## 29.1.4 Register ## (1) On-chip debug mode register (OCDM) The OCDM register is used to specify whether a pin provided with an on-chip debug function is used as an on-chip debug pin or as an ordinary port/peripheral function pin. It also is used to disconnect the internal pull-down resistor of the P05/INTP2/DRST pin. This register is a special register and can be written only in a combination of specific sequences (see 3.4.7 Special registers). The OCDM register can be written only while a low level is input to the DRST pin. This register can be read or written in 8-bit or 1-bit units. | After res | et: 01H <sup>Note</sup> | R/W | Address | Address: FFFF9FCH | | | | | |-----------|-------------------------|-----|---------|-------------------|---|---|---|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | <0> | | OCDM | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OCDM0 | | OCDM0 | Operation mode | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Selects normal operation mode (in which a pin that functions alternately as on-chip debug function pin is used as a port/peripheral function pin) and disconnects the on-chip pull-down resistor of the P05/INTP2/DRST pin. | | 1 | When DRST pin is low: Normal operation mode (in which a pin that functions alternately as an on-chip debug function pin is used as a port/peripheral function pin) When DRST pin is high: On-chip debug mode (in which a pin that functions alternately as an on-chip debug function pin is used as an on-chip debug mode pin) | Note RESET input sets this register to 01H. After reset by the WDT2RES signal, clock monitor (CLM), or low-voltage detector (LVI), however, the value of the OCDM register is retained. - Cautions 1. When using the DDI, DDO, DCK, and DMS pins not as on-chip debug pins but as port pins after external reset, any of the following actions must be taken. - Input a low level to the P05/INTP2/DRST pin. - Set the OCDM0 bit. In this case, take the following actions. - <1> Clear the OCDM0 bit to 0. - <2> Fix the P05/INTP2/DRST pin to low level until <1> is completed. - 2. The DRST pin has an on-chip pull-down resistor. This resistor is disconnected when the OCDM0 flag is cleared to 0. # 29.1.5 Operation The on-chip debug function is made invalid under the conditions shown in the table below. When this function is not used, keep the $\overline{\text{DRST}}$ pin low until the OCDM.OCDM0 flag is cleared to 0. | OCDM0 Flag | 0 | 1 | |------------|---------|---------| | DRST Pin | | | | L | Invalid | Invalid | | Н | Invalid | Valid | Remark L: Low-level input H: High-level input Figure 29-2. Timing When On-Chip Debug Function Is Not Used #### 29.1.6 Cautions - (1) If a reset signal is input (from the target system or a reset signal from an internal reset source) during RUN (program execution), the break function may malfunction. - (2) Even if the reset signal is masked by the mask function, the I/O buffer (port pin) may be reset if a reset signal is input from a pin. - (3) Pin reset during a break is masked and the CPU and peripheral I/O are not reset. If pin reset or internal reset is generated as soon as the flash memory is rewritten by DMM or read by the RAM monitor function while the user program is being executed, the CPU and peripheral I/O may not be correctly reset. - (4) In the on-chip debug mode, the DDO pin is forcibly set to the high-level output. - (5) On-chip debugging can be used when the supply voltage (VDD) is in a range of 2.7 to 3.6 V. It cannot be used at less than 2.7 V. - (6) In the on-chip debug mode, the output voltage of the regulator does not decrease even in the low-voltage STOP mode, low-voltage subclock operation mode, or low-voltage sub-IDLE mode ## 29.2 Debugging Without Using DCU The following describes how to implement an on-chip debug function using MINICUBE2 with pins for UARTA0 (RXDA0 and TXDA0) or pins for CSIB0 (SIB0, SOB0, SCKB0, and HS (PCM0)) as debug interfaces, without using the DCU. ## 29.2.1 Circuit connection examples Figure 29-3. Circuit Connection Example When UARTA0/CSIB0 Is Used for Communication Interface - Notes 1. Connect TXDA0/SOB0 (transmit side) of the V850ES/JF3-L to RXD/SI (receive side) of the target connector, and TXD/SO (transmit side) of the target connector to RXDA0/SIB0 (receive side) of the V850ES/JF3-L. - 2. This pin may be used to supply a clock from MINICUBE2 during flash memory programming. For details, refer to CHAPTER 28 FLASH MEMORY. - 3. The V850ES/JF3-L-side pin connected to this pin (FLMD0, FLMD1) can be used as an alternate-function pin other than while the memory is rewritten during a break in debugging, because this pin is in a Hi-Z state. - **4.** This connection is designed assuming that the $\overline{\text{RESET}}$ signal is output from the N-ch open-drain buffer (output resistance: 100 $\Omega$ or less). - 5. The circuit enclosed by a dashed line is designed for flash self programming, which controls the FLMD0 pin via ports. Use the port for inputting or outputting the high level. When flash self programming is not performed, a pull-down resistance for the FLMD0 pin can be within 1 to 10 k $\Omega$ . Remark Refer to Table 29-3 for pins used when UARTA0 or CSIB0 is used for communication interface. Table 29-3. Wiring Between V850ES/JF3-L and MINICUBE2 | | Pin Co | onfiguration of MINICUBE2 (QB-MINI2) | With CSIB | 0-HS | With UAR | TA0 | |---------------------|--------|------------------------------------------------------------------|----------------------------|---------|----------------------------|---------| | Signal Name | I/O | Pin Function | Pin Name | Pin No. | Pin Name | Pin No. | | SI/RXD | Input | Pin to receive commands and data from V850ES/JF3-L | P41/SOB0 | 20 | P30/TXDA0 | 22 | | SO/TXD | Output | Pin to transmit commands and data to V850ES/JF3-L | P40/SIB0 | 19 | P31/RXDA0 | 23 | | SCK | Output | Clock output pin for 3-wire serial communication | P42/SCKB0 | 21 | Not needed <sup>Note</sup> | _ | | CLK <sup>Note</sup> | Output | Clock output pin to V850ES/JF3-L | Not needed <sup>Note</sup> | = | Not needed <sup>Note</sup> | = | | RESET_OUT | Output | Reset output pin to V850ES/JF3-L | RESET | 14 | RESET | 14 | | FLMD0 | Output | Output pin to set V850ES/JF3-L to debug mode or programming mode | FLMD0 | 8 | FLMD0 | 8 | | FLMD1 | Output | Output pin to set programming mode | PDL5/FLMD1 | 60 | PDL5/FLMD1 | 60 | | HS | Input | Handshake signal for CSI0 + HS communication | PCM0/WAIT | 47 | Not needed | = | | GND | = | Ground | Vss | 11 | Vss | 11 | | | | | AVss | 2 | AVss | 2 | | | | | EVss | 30 | EVss | 30 | | RESET_IN | Input | Reset input pin on the target system | | • | | | Note It is used as the clock output of the flash programmer for MINICUBE2. For details, refer to CHAPTER 26 FLASH MEMORY. #### 29.2.2 Maskable functions Only reset signals can be masked. The maskable functions with the debugger (ID850QB) and the corresponding V850ES/JF3-L functions are listed below. Table 29-4. Maskable Functions | Maskable Functions with ID850QB | Corresponding V850ES/JF3-L Functions | |---------------------------------|--------------------------------------------| | NMIO | _ | | NMI1 | _ | | NMI2 | _ | | STOP | _ | | HOLD | - | | RESET | Reset signal generation by RESET pin input | | WAIT | _ | #### 29.2.3 Securement of user resources The user must prepare the following to perform communication between MINICUBE2 and the target device and implement each debug function. These items need to be set in the user program or using the compiler options. ## (1) Securement of memory space The shaded portions in Figure 29-4 are the areas reserved for placing the debug monitor program, so user programs and data cannot be allocated in these spaces. These spaces must be secured so as not to be used by the user program. ## (2) Security ID setting The ID code must be embedded in the area between 0000070H and 0000079H in Figure 29-4, to prevent the memory from being read by an unauthorized person. For details, refer to **29.3 ROM Security Function**. Figure 29-4. Memory Spaces Where Debug Monitor Programs Are Allocated #### (3) Reset vector A reset vector includes the jump instruction for the debug monitor program. [How to secure areas] It is not necessary to secure this area intentionally. When downloading a program, however, the debugger rewrites the reset vector in accordance with the following cases. If the rewritten pattern does not match the following cases, the debugger generates an error (F0C34 when using the ID850QB). #### (a) When two nop instructions are placed in succession from address 0 Before rewriting After rewriting $0x0 \text{ nop} \rightarrow Jumps \text{ to debug monitor program at } 0x0$ 0x2 nop 0x4 xxxx 0x4 xxxx #### (b) When two 0xFFFF are successively placed from address 0 (already erased device) Before rewriting After rewriting 0x0 0xFFFF → Jumps to debug monitor program at 0x0 0x2 0xFFFF 0x4 xxxx 0x4 xxxx ## (c) The jr instruction is placed at address 0 (when using CA850) Before rewriting After rewriting 0x0 jr disp22 $\rightarrow$ Jumps to debug monitor program at 0x0 0x4 jr disp22 - 4 #### (d) mov32 and jmp are placed in succession from address 0 (when using IAR compiler ICCV850) Before rewriting After rewriting $0x0 \text{ mov imm32,reg1} \rightarrow \text{Jumps to debug monitor program at } 0x0$ 0x6 jmp [reg1] 0x4 mov imm32,reg1 0xa jmp [reg1] ## (e) The jump instruction for the debug monitor program is placed at address 0 Before rewriting After rewriting Jumps to debug monitor program at $0x0 \rightarrow No$ change #### (4) Securement of area for debug monitor program The shaded portions in Figure 29-4 are the areas where the debug monitor program is allocated. The monitor program performs initialization processing for debug communication interface and RUN or break processing for the CPU. The internal ROM area must be filled with 0xFF. This area must not be rewritten by the user program. #### [How to secure areas] It is not necessarily required to secure this area if the user program does not use this area. To avoid problems that may occur during the debugger startup, however, it is recommended to secure this area in advance, using the compiler. The following shows examples for securing the area, using the Renesas Electronics compiler CA850. Add the assemble source file and link directive code, as shown below. • Assemble source (Add the following code as an assemble source file.) ``` -- Secures 2 KB space for monitor ROM section .section "MonitorROM", const .space 0x800, 0xff -- Secures interrupt vector for debugging .section "DBGO" .space 4, 0xff -- Secures interrupt vector for serial communication -- Change the section name according to the serial communication mode used .section "INTCBOR" .space 4, 0xff -- Secures 16-byte space for monitor RAM section .section "MonitorRAM", bss .lcomm monitorramsym, 16, 4 -- defines symbol monitorramsym ``` Link directive (Add the following code to the link directive file.) The following shows an example when the internal ROM has 256 KB (end address is 003FFFFH) and internal RAM has 16 KB (end address is 3FFEFFFH). #### (5) Securement of communication serial interface UARTA0 or CSIB0 is used for communication between MINICUBE2 and the target system. The settings related to the serial interface modes are performed by the debug monitor program, but if the setting is changed by the user program, a communication error may occur. To prevent such a problem from occurring, communication serial interface must be secured in the user program. [How to secure communication serial interface] • On-chip debug mode register (OCDM) For the on-chip debug function using the UARTA0 or CSIB0, set the OCDM register functions to normal mode. Be sure to set as follows. - Input low level to the P05/INTP2/DRST pin. - Set the OCDM0 bit as shown below. - <1> Clear the OCDM0 bit to 0. - <2> Fix the P05/INTP2/DRST pin input to low level until the processing of <1> is complete. - · Serial interface registers Do not set the registers related to CSIB0 or UARTA0 in the user program. · Interrupt mask registers When CSIB0 is used, do not mask the transmit end interrupt (INTCB0R). When UARTA0 is used, do not mask the receive end interrupt (INTUA0R). | (a) When CSIB0 is used | | | | | | | | | | | |-------------------------|---|---|---|---|---|---|---|---|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CB0RIC | × | 0 | × | × | × | × | × | × | | | | (b) When UARTA0 is used | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | Remark ×: don't care • Port registers when UARTA0 is used When UARTA0 is used, port registers are set to make the TXDA0 and RXDA0 pins valid by the debug monitor program. Do not change the following register settings with the user program during debugging. (The same value can be overwritten.) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|---|---|---|---|---| | PMC3L | × | × | × | × | × | × | 1 | 1 | Remark x: don't care • Port registers when CSIB0 is used When CSIB0 is used, port registers are set to make the SIB0, SOB0, SCKB0, and HS (PCM0) pins valid by the debug monitor program. Do not change the following register settings with the user program during debugging. (The same value can be overwritten.) # (a) SIB0, SOB0, and SCKB0 settings | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|---| | PMC4 | × | × | × | × | × | 1 | 1 | 1 | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PFC4 | × | × | × | × | × | × | 0 | 0 | ## (b) HS (PCM0 pin) settings | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|------| | PMCM | × | × | × | × | × | × | × | 0 | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PCM | × | × | × | × | × | × | × | Note | Note Writing to this bit is prohibited. The port values corresponding to the HS pin are changed by the monitor program according to the debugger status. To perform port register settings in 8-bit units, the user program can usually use read-modify-write. If an interrupt for debugging occurs before writing, however, an unexpected operation may be performed. Remark ×: don't care #### 29.2.4 Cautions #### (1) Handling of device that was used for debugging Do not mount a device that was used for debugging on a mass-produced product, because the flash memory was rewritten during debugging and the number of rewrites of the flash memory cannot be guaranteed. Moreover, do not embed the debug monitor program into mass-produced products. #### (2) When breaks cannot be executed Forced breaks cannot be executed if one of the following conditions is satisfied. - Interrupts are disabled (DI) - Interrupts issued for the serial interface, which is used for communication between MINICUBE2 and the target device, are masked - Standby mode is entered while standby release by a maskable interrupt is prohibited - Mode for communication between MINICUBE2 and the target device is UARTA0, and the main clock has been stopped ## (3) When pseudo real-time RAM monitor (RRM) function and DMM function do not operate The pseudo RRM function and DMM function do not operate if one of the following conditions is satisfied. - Interrupts are disabled (DI) - Interrupts issued for the serial interface, which is used for communication between MINICUBE2 and the target device, are masked - Standby mode is entered while standby release by a maskable interrupt is prohibited - Mode for communication between MINICUBE2 and the target device is UARTA0, and the main clock has been stopped - Mode for communication between MINICUBE2 and the target device is UARTA0, and a clock different from the one specified in the debugger is used for communication ## (4) Standby release with pseudo RRM and DMM functions enabled The standby mode is released by the pseudo RRM function and DMM function if one of the following conditions is satisfied. - Mode for communication between MINICUBE2 and the target device is CSIB0 - Mode for communication between MINICUBE2 and the target device is UARTA0, and the main clock has been supplied. ## (5) Writing to peripheral I/O registers that requires a specific sequence, using DMM function Peripheral I/O registers that requires a specific sequence cannot be written with the DMM function. #### (6) Flash self programming If a space where the debug monitor program is allocated is rewritten by flash self programming, the debugger can no longer operate normally. #### (7) Voltage for on-chip debugging On-chip debugging can be used when the supply voltage (VDD) is in a range of 2.7 to 3.6 V. It cannot be used at less than 2.7 V. ## 29.3 ROM Security Function ## 29.3.1 Security ID The flash memory versions of the V850ES/JF3-L perform authentication using a 10-byte ID code to prevent the contents of the flash memory from being read by an unauthorized person during on-chip debugging by the on-chip debug emulator. Set the ID code in the 10-byte on-chip flash memory area from 0000070H to 0000079H to allow the debugger perform ID authentication. If the IDs match, the security is released and reading flash memory and using the on-chip debug emulator are enabled. - Set the 10-byte ID code to 0000070H to 0000079H. - Bit 7 of 0000079H is the on-chip debug emulator enable flag. (0: Disable, 1: Enable) - When the on-chip debug emulator is started, the debugger requests ID input. When the ID code input on the debugger and the ID code set in 0000070H to 0000079H match, the debugger starts. - Debugging cannot be performed if the on-chip debug emulator enable flag is 0, even if the ID codes match. Figure 29-5. Security ID Area ## **29.3.2 Setting** The following shows how to set the ID code as shown in Table 29-5. When the ID code is set as shown in Table 29-5, the ID code input in the configuration dialog box of the ID850QB is "123456789ABCDEF123D4" (the ID code is case-insensitive). Table 29-5. ID Code | Address | Value | |---------|-------| | 0x70 | 0x12 | | 0x71 | 0x34 | | 0x72 | 0x56 | | 0x73 | 0x78 | | 0x74 | 0x9A | | 0x75 | 0xBC | | 0x76 | 0xDE | | 0x77 | 0XF1 | | 0x78 | 0x23 | | 0x79 | 0xD4 | The ID code can be specified by using the PM+ compiler common option setting. #### **CHAPTER 30 ELECTRICAL SPECIFICATIONS** #### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2) | Parameter | Symbol | Conditions | Ratings | Unit | |----------------------|--------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | VDD = EVDD = AVREF0 = AVREF1 | -0.5 to +4.6 | V | | | EV <sub>DD</sub> | VDD = EVDD = AVREF0 = AVREF1 | -0.5 to +4.6 | V | | | AV <sub>REF0</sub> | VDD = EVDD = AVREF0 = AVREF1 | -0.5 to +4.6 | V | | | AV <sub>REF1</sub> | VDD = EVDD = AVREF0 = AVREF1 | -0.5 to +4.6 | V | | | Vss | Vss = EVss = AVss | -0.5 to +0.5 | V | | | AVss | Vss = EVss = AVss | -0.5 to +0.5 | V | | | EVss | Vss = EVss = AVss | -0.5 to +0.5 | V | | Input voltage | VI1 | P97 to P99, P913 to P915, PDH0, PDH1, PCM0 to PCM3, PCT0, PCT1, PCT4, PCT6, PDL0 to PDL15, RESET, FLMD0 | -0.5 to EV <sub>DD</sub> + 0.5 <sup>Note 1</sup> | V | | | Vı2 | P10 | -0.5 to AV <sub>REF1</sub> + 0.5 <sup>Note 1</sup> | V | | | Vıз | X1 | $-0.5 \text{ to V}_{DD}^{Note 2} + 0.5^{Note 1}$ | V | | | | X2 | -0.5 to V <sub>RO</sub> <sup>Note 2</sup> + 0.5 <sup>Note 1</sup> | V | | | V14 | P02 to P06, P30 to P35, P38, P39, P40 to P42, P50 to P55, P90, P91, P96 | -0.5 to +6.0 | V | | | V <sub>I5</sub> | XT1, XT2 | -0.5 to V <sub>RO</sub> Note 2 + 0.5 | V | | Analog input voltage | VIAN | P70 to P77 | -0.5 to AV <sub>REF0</sub> + 0.5 <sup>Note 1</sup> | V | Notes 1. Be sure not to exceed the absolute maximum ratings (MAX. value) of each supply voltage. - 2. On-chip regulator output voltage - Cautions 1. Do not directly connect the output (or I/O) pins of IC products to each other, or to V<sub>DD</sub>, V<sub>CC</sub>, and GND. Open-drain pins or open-collector pins, however, can be directly connected to each other. Direct connection of the output pins between an IC product and an external circuit is possible, if the output pins can be set to the high-impedance state and the output timing of the external circuit is designed to avoid output conflict. - 2. Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. The ratings and conditions indicated for DC characteristics and AC characteristics represent the quality assurance range during normal operation. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. #### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (2/2) | Parameter | Symbol | Conditions | | Ratings | Unit | |----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|------| | Output current, low | loL | P02 to P06, P30 to P35, P38, P39, | Per pin | 4 | mA | | | | P40 to P42, P50 to P55, P90, P91,<br>P96 to P99, P913 to P915, PDH0,<br>PDH1, PCM0 to PCM3, PCT0,<br>PCT1, PCT4, PCT6, PDL0 to<br>PDL15 | Total of all pins | 50 | mA | | | | P10 | 4 | mA | | | | | P70 to P77 | Per pin | 4 | mA | | | | | Total of all pins | 20 | mA | | Output current, high | Іон | P02 to P06, P30 to P35, P38, P39, | Per pin | -4 | mA | | January G | | P40 to P42, P50 to P55, P90, P91,<br>P96 to P99, P913 to P915, PDH0,<br>PDH1, PCM0 to PCM3, PCT0,<br>PCT1, PCT4, PCT6, PDL0 to<br>PDL15 | Total of all pins | <b>-50</b> | mA | | | | P10 | | -4 | mA | | | | P70 to P711 | Per pin | -4 | mA | | | | | Total of all pins | -20 | mA | | Operating ambient | TA | Normal operation mode | | -40 to +85 | °C | | temperature | | Flash memory programming mode | -40 to +85 | °C | | | Storage temperature | T <sub>stg</sub> | | | -40 to +125 | °C | - Cautions 1. Do not directly connect the output (or I/O) pins of IC products to each other, or to V<sub>DD</sub>, V<sub>CC</sub>, and GND. Open-drain pins or open-collector pins, however, can be directly connected to each other. Direct connection of the output pins between an IC product and an external circuit is possible, if the output pins can be set to the high-impedance state and the output timing of the external circuit is designed to avoid output conflict. - 2. Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. The ratings and conditions indicated for DC characteristics and AC characteristics represent the quality assurance range during normal operation. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. # Capacitance (TA = 25°C, VDD = EVDD = AVREF0 = AVREF1 = VSS = EVSS = AVSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------|--------|---------------------------------|------|------|------|------| | I/O capacitance | Сю | fx = 1 MHz | | | 10 | pF | | | | Unmeasured pins returned to 0 V | | | | | # **Operating Conditions** # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Internal System Clock Frequency | Conditions | Supply Voltage | | | Unit | |---------------------------------|--------------------------------------------------------------------------|-----------------|------------------|--------------------------------------------|----------| | | | V <sub>DD</sub> | EV <sub>DD</sub> | AV <sub>REF0</sub> ,<br>AV <sub>REF1</sub> | | | fxx = 2.5 to 20 MHz | $C = 4.7 \mu F$ ,<br>A/D converter operating,<br>D/A converter operating | 2.7 to 3.6 | 2.7 to 3.6 | 2.7 to 3.6 | V | | fxx = 2.5 to 5 MHz | C = 4.7 $\mu$ F,<br>A/D converter stopped,<br>D/A converter stopped | 2.2 to 3.6 | 2.2 to 3.6 | 2.2 to 3.6 | <b>V</b> | | fxt = 32.768 kHz | C = 4.7 $\mu$ F,<br>A/D converter stopped,<br>D/A converter stopped | 2.2 to 3.6 | 2.2 to 3.6 | 2.85 to 3.6 | V | #### **Main Clock Oscillator Characteristics** $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Resonator | Circuit Example | Parameter | Со | nditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------------------|---------------------------------------|------------------------------------------------------------|-----------------------|--------|------|------| | Ceramic | X1 X2 | Oscillation frequency | Clock through | V <sub>DD</sub> = 2.2 to 3.6 V | 2.5 | | 5 | MHz | | resonator/ | | (fx) <sup>Note 1</sup> | mode | $V_{DD} = 2.7 \text{ to } 3.6 \text{ V}$ | 2.5 | | 10 | MHz | | Crystal resonator | | | $V_{DD} = 2.7 \text{ to } 3.6$ | 6 V in PLL mode | 2.5 | | 5 | MHz | | <i>m</i> | <i>m</i> | stabilization | V <sub>DD</sub> = 2.2 to 3.6 released | 6 V after reset is | Note 3 | Note 4 | s | | | | | time <sup>Note 2</sup> | After STOP<br>mode is<br>released | V <sub>DD</sub> = 2.2 to 3.6 V<br>in clock through<br>mode | 1 Note 5 | Note 6 | | ms | | | | | | V <sub>DD</sub> = 2.7 to 3.6 V<br>in PLL mode | 1 Note 7 | Note 6 | | ms | | | | | After IDLE2<br>mode is<br>released | V <sub>DD</sub> = 2.2 to 3.6 V<br>in clock through<br>mode | 350 <sup>Note 5</sup> | Note 6 | | μS | | | | | | V <sub>DD</sub> = 2.7 to 3.6 V<br>in PLL mode | 800 <sup>Note 7</sup> | Note 6 | | μS | - Notes 1. The oscillation frequency shown above indicates only oscillator characteristics. Use the V850ES/JF3-L so that the internal operation conditions do not exceed the ratings shown in AC Characteristics and DC Characteristics. - 2. Time required from start of oscillation until the resonator stabilizes. - The oscillation stabilization time differs depending on the set value of the option byte. For details, see CHAPTER 27 OPTION BYTE. - **4.** The oscillation stabilization time after reset release is restricted in accordance with the set value of the option byte. For details, see **CHAPTER 27 OPTION BYTE**. - 5. Time required to set up the regulator and flash memory. Secure the setup time using the OSTS register. - 6. The value varies depending on the setting of the OSTS register. - 7. Time required to set up the regulator, flash memory, and PLL. Secure the setup time using the OSTS register. - Cautions 1. When using the main clock oscillator, wire as follows in the area enclosed by the broken lines in the above figure to avoid an adverse effect from wiring capacitance. - · Keep the wiring length as short as possible. - . Do not cross the wiring with the other signal lines. - Do not route the wiring near a signal line through which a high fluctuating current flows. - Always make the ground point of the oscillator capacitor the same potential as Vss. - . Do not ground the capacitor to a ground pattern through which a high current flows. - Do not fetch signals from the oscillator. - When the main clock is stopped and the device is operating on the subclock, wait until the oscillation stabilization time has been secured by the program before switching back to the main clock. | Туре | Circuit Example | Part Number | Oscillation<br>Frequency<br>fx (MHz) | | mended<br>Constan | | | on Voltage<br>inge | Oscillation<br>Stabilization<br>Time | |----------|-----------------|----------------------|--------------------------------------|---------|-------------------|--------------|----------|--------------------|--------------------------------------| | | | | , , | C1 (pF) | C2 (pF) | $Rd(\Omega)$ | MIN. (V) | MAX. (V) | MAX. (ms) | | Surface | | CX49GFWB04000H0PESZZ | 4.000 | 10 | 10 | 1000 | 2.2 | 3.6 | 10.45 | | mounting | X1 X2 | CX49GFWB05000H0PESZZ | 5.000 | 10 | 10 | 1000 | 2.2 | 3.6 | 10.08 | | | | CX49GFWB06000H0PESZZ | 6.000 | 10 | 10 | 1000 | 2.2 | 3.6 | 9.26 | | | 777 | CX49GFWB08000H0PESZZ | 8.000 | 10 | 10 | 0 | 2.2 | 3.6 | 8.98 | | | | CX49GFWB10000H0PESZZ | 10.000 | 10 | 10 | 0 | 2.2 | 3.6 | 8.59 | #### (i) KYOCERA KINSEKI CORPORATION: Crystal resonator (T<sub>A</sub> = −10 to +70°C) Caution This oscillator constant is a reference value based on evaluation under a specific environment by the resonator manufacturer. If optimization of oscillator characteristics is necessary in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency indicate only oscillator characteristics. Use the V850ES/JF3-L so that the internal operating conditions are within the specifications of the DC and AC characteristics. #### (ii) Murata Mfg. Co. Ltd.: Ceramic resonator ( $T_A = -20 \text{ to } +80^{\circ}\text{C}$ ) | Туре | Circuit Example | Part Number | Oscillation<br>Frequency<br>fx (MHz) | | mended<br>Constant | | | on Voltage<br>inge | Oscillation<br>Stabilization<br>Time | |----------|-----------------|-----------------|--------------------------------------|---------|--------------------|--------|----------|--------------------|--------------------------------------| | | | | | C1 (pF) | C2 (pF) | Rd (Ω) | MIN. (V) | MAX. (V) | MAX. (ms) | | Surface | | CSTCC2M50G56-R0 | 2.500 | (47) | (47) | 2200 | 2.2 | 3.6 | 0.09 | | mounting | | CSTCR4M00G55-R0 | 4.000 | (39) | (39) | 680 | 2.2 | 3.6 | 0.09 | | | | CSTCR5M00G55-R0 | 5.000 | (39) | (39) | 680 | 2.2 | 3.6 | 0.11 | | | 1 | CSTCR6M00G55-R0 | 6.000 | (39) | (39) | 470 | 2.2 | 3.6 | 0.11 | | | X1 X2 | CSTCE8M00G55-R0 | 8.000 | (33) | (33) | 0 | 2.2 | 3.6 | 0.10 | | | | CSTCE10M0G55-R0 | 10.000 | (33) | (33) | 0 | 2.2 | 3.6 | 0.10 | | Lead | 777 | CSTLS4M00G56-B0 | 4.000 | (47) | (47) | 680 | 2.2 | 3.6 | 0.11 | | | | CSTLS5M00G56-B0 | 5.000 | (47) | (47) | 680 | 2.2 | 3.6 | 0.13 | | | | CSTLS6M00G56-B0 | 6.000 | (47) | (47) | 470 | 2.2 | 3.6 | 0.11 | | | | CSTLS8M00G56-B0 | 8.000 | (47) | (47) | 100 | 2.2 | 3.6 | 0.10 | | | | CSTLS10M0G56-B0 | 10.000 | (47) | (47) | 100 | 2.2 | 3.6 | 0.10 | Caution This oscillator constant is a reference value based on evaluation under a specific environment by the resonator manufacturer. If optimization of oscillator characteristics is necessary in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency indicate only oscillator characteristics. Use the V850ES/JF3-L so that the internal operating conditions are within the specifications of the DC and AC characteristics. Remark Figures in parentheses in columns C1 and C2 indicate the capacitance incorporated in the resonator. ## (iii) KYOCERA CORPORATION: Ceramic resonator (T<sub>A</sub> = -40 to +85°C) | Туре | Circuit Example | Part Number | Oscillation<br>Frequency<br>fx (MHz) | | nmended<br>Constant | | | on Voltage<br>inge | Oscillation stabilization time | |----------|-----------------|-------------------|--------------------------------------|---------|---------------------|--------------|----------|--------------------|--------------------------------| | | | | , , | C1 (pF) | C2 (pF) | $Rd(\Omega)$ | MIN. (V) | MAX. (V) | MAX. (ms) | | Surface | | PBRC2.50HR50X000 | 2.50 | (30) | (30) | 0 | 2.2 | 3.6 | 0.10 | | mounting | X1 X2 | PBRC4.00HR50X000 | 4.00 | (15) | (15) | 0 | 2.2 | 3.6 | 0.06 | | | Rd Rd | PBRC5.00HR50X000 | 5.00 | (15) | (15) | 0 | 2.2 | 3.6 | 0.06 | | | ± C1 | PBRC6.00HR50X000 | 6.00 | (15) | (15) | 0 | 2.2 | 3.6 | 0.06 | | | ;;<br>/// | PBRC8.00HR50X000 | 8.00 | (15) | (15) | 0 | 2.2 | 3.6 | 0.06 | | | | PBRC10.00HR50X000 | 10.00 | (10) | (10) | 0 | 2.2 | 3.6 | 0.10 | Caution This oscillator constant is a reference value based on evaluation under a specific environment by the resonator manufacturer. If optimization of oscillator characteristics is necessary in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency indicate only oscillator characteristics. Use the V850ES/JF3-L so that the internal operating conditions are within the specifications of the DC and AC characteristics. Resonator TYP. Circuit Example Parameter Conditions MIN. MAX. Unit External Input frequency (fx)<sup>Note</sup> 2.5 MHz Clock through mode 5 X2 clock Open PLL mode 2.5 5 MHz 2.3 ٧ VIH X1 $V_{DD}$ CMOS inverter $V_{\mathsf{IL}}$ X1 Vss 0.4 ٧ $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ **Note** Keep the duty factor of the input waveform to within 45% to 55%. - Cautions 1. Be sure to disconnect the internal feedback resistor after reset (set PCC.MFRC = 1). - 2. Leave the X2 pin open. - 3. Make sure that the CMOS inverter is as close to the X1 pin as possible. - 4. Thoroughly evaluate matching between the V850ES/JF3-L and CMOS inverter. #### **Subclock Oscillator Characteristics** $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.2 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Resonator | Circuit Example | Parameter | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|--------------------------------------------------|------------|------|--------|------|------| | Crystal resonator | XT1 XT2 | Oscillation frequency (fxT) <sup>Note 1</sup> | | 32 | 32.768 | 35 | kHz | | | ± ± ± | Oscillation stabilization time <sup>Note 2</sup> | | | | 10 | S | - Notes 1. The oscillation frequency shown above indicates only oscillator characteristics. Use the V850ES/JF3-L so that the internal operation conditions do not exceed the ratings shown in AC Characteristics and DC Characteristics. - 2. Time required from when VDD reaches the oscillation voltage range (2.2 V (MIN.)) to when the crystal resonator stabilizes. - Cautions 1. When using the subclock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance. - · Keep the wiring length as short as possible. - Do not cross the wiring with the other signal lines. - Do not route the wiring near a signal line through which a high fluctuating current flows. - . Always make the ground point of the oscillator capacitor the same potential as Vss. - Do not ground the capacitor to a ground pattern through which a high current flows. - · Do not fetch signals from the oscillator. - The subclock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the main clock oscillator. Particular care is therefore required with the wiring method when the subclock is used. - 3. For the resonator selection and oscillator constant, customers are requested to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation. # (i) Seiko Instruments Inc.: Crystal resonator ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ ) Oscillation frequency: fxT = 32.768 kHz | Type | Circuit Example | Part Number | of Crystal Consta | | of Crystal | | nmended C<br>Constant | ircuit | Oscillation Voltage<br>Range | | |----------|-----------------|-------------|-------------------|---------|------------|--------------|-----------------------|----------|------------------------------|--| | | | | Resonator (pF) | C1 (pF) | C2 (pF) | $Rd(\Omega)$ | MIN. (V) | MAX. (V) | | | | Surface | XT1 XT2 | SP-T2A | 6 | 5 | 5 | 0 | 2.2 | 3.6 | | | | mounting | N A12<br>≥Rd | | 12.5 | 18 | 18 | 0 | 2.2 | 3.6 | | | | | | SSP-T7 | 7 | 8 | 8 | 0 | 2.2 | 3.6 | | | | Lead | | VT-200 | 6 | 6 | 6 | 0 | 2.2 | 3.6 | | | | | <del>///</del> | | 12.5 | 18 | 18 | 0 | 2.2 | 3.6 | | | Caution This oscillator constant is a reference value based on evaluation under a specific environment by the resonator manufacturer. If optimization of oscillator characteristics is necessary in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency indicate only oscillator characteristics. Use the V850ES/JF3-L so that the internal operating conditions are within the specifications of the DC and AC characteristics. # (ii) Citizen Miyota Co., Ltd.: Crystal resonator ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ ) Oscillation frequency: $f_{XT} = 32.768 \text{ kHz}$ | Туре | Circuit Example | Part Number | Load Capacitance of Crystal | Recommended Circuit Constant | | | Oscillation Voltage<br>Range | | | |----------|-----------------|-------------|-----------------------------|------------------------------|---------|--------|------------------------------|----------|--| | | | | Resonator (pF) | C1 (pF) | C2 (pF) | Rd (Ω) | MIN. (V) | MAX. (V) | | | Surface | XT1 XT2 | CM200S | 9 | 12 | 12 | 100 | 2.2 | 3.6 | | | mounting | N A12<br>≥Rd | CMR200T | 9 | 12 | 12 | 100 | 2.2 | 3.6 | | | | | CM519 | 9 | 12 | 12 | 100 | 2.2 | 3.6 | | | Lead | | CM315 | 9 | 12 | 12 | 100 | 2.2 | 3.6 | | | | <del>///</del> | CFS-206 | 9 | 12 | 12 | 100 | 2.2 | 3.6 | | Caution This oscillator constant is a reference value based on evaluation under a specific environment by the resonator manufacturer. If optimization of oscillator characteristics is necessary in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency indicate only oscillator characteristics. Use the V850ES/JF3-L so that the internal operating conditions are within the specifications of the DC and AC characteristics. ## **PLL Characteristics** # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------|--------------|--------------------------------------------|------|------|------|------| | Input frequency | fx | | 2.5 | | 5 | MHz | | Output frequency | fxx | | 10 | | 20 | MHz | | Lock time | <b>t</b> PLL | After V <sub>DD</sub> reaches 2.7 V (MIN.) | | | 800 | μS | #### **Internal Oscillator Characteristics** ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------|--------|------------|------|------|------|------| | Output frequency | fR | | 100 | 220 | 400 | kHz | ## **Regulator Characteristics** # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Input voltage | V <sub>DD</sub> | fxx = 20 MHz (MAX.) | 2.7 | | 3.6 | V | | | | fxx = 5 MHz (MAX.) | 2.2 | | 3.6 | V | | | | Stops operation | 1.9 | | 3.6 | V | | Output voltage | VRO | V <sub>DD</sub> = 2.7 to 3.6 V | | 2.5 | | V | | Regulator output stabilization time | treg | After V <sub>DD</sub> reaches 2.7 V (MIN.), stabilization capacitance C = 4.7 $\mu$ F (recommended value) connected to REGC pin | | | 1 | ms | | | | After V <sub>DD</sub> reaches 2.2 V (MIN.), stabilization capacitance C = 4.7 μF (recommended value) connected to REGC pin | | | 3.5 | ms | | External capacitance | REGC | Permissible error of external capacitance to be connected to REGC pin | 3.76 | 4.70 | 5.64 | μF | ## **DC Characteristics** # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}) (1/3)$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|------------------|-----------------------------------------------------------------|-----------------------|------|-----------------------|----------| | Input voltage, high | V <sub>IH1</sub> | RESET, FLMD0, P97 to P99, P913 to P915 | 0.8EV <sub>DD</sub> | | EV <sub>DD</sub> | ٧ | | | V <sub>IH2</sub> | P02 to P06, P30 to P35, P42, P50 to P55, P96 | 0.8EV <sub>DD</sub> | | 5.5 | ٧ | | | VIH3 | P38, P39, P40, P41, P90, P91 | 0.7EV <sub>DD</sub> | | 5.5 | ٧ | | | V <sub>IH4</sub> | PCM0 to PCM3, PCT0, PCT1, PCT4, PCT6, PDH0, PDH1, PDL0 to PDL15 | 0.7EV <sub>DD</sub> | | EV <sub>DD</sub> | V | | | V <sub>IH5</sub> | P70 to P77 | 0.7AVREF0 | | AV <sub>REF0</sub> | ٧ | | | V <sub>IH6</sub> | P10 | 0.7AV <sub>REF1</sub> | | AV <sub>REF1</sub> | V | | Input voltage, low | V <sub>IL1</sub> | RESET, FLMD0, P97 to P99, P913 to P915 | EVss | | 0.2EV <sub>DD</sub> | <b>V</b> | | | V <sub>IL2</sub> | P02 to P06, P30 to P35, P42, P50 to P55, P96 | EVss | | 0.2EV <sub>DD</sub> | V | | | V <sub>IL3</sub> | P38, P39, P40, P41, P90, P91 | EVss | | 0.3EV <sub>DD</sub> | V | | | V <sub>IL4</sub> | PCM0 to PCM3, PCT0, PCT1, PCT4, PCT6, PDH0, PDH1, PDL0 to PDL15 | EVss | | 0.3EV <sub>DD</sub> | <b>\</b> | | | V <sub>IL5</sub> | P70 to P77 | AVss | | 0.3AVREF0 | V | | | VIL6 | P10 | AVss | | 0.3AV <sub>REF1</sub> | V | | Input leakage current, high | Ішн | VI = VDD = EVDD = AVREF0 = AVREF1 | | | 5 | μΑ | | Input leakage current, low | ILIL | V1 = 0 V | | | -5 | μА | | Output leakage current, high | Ісон | Vo = Vdd = EVdd = AVREF0 = AVREF1 | | | 5 | μА | | Output leakage current, low | ILOL | Vo = 0 V | | | -5 | μΑ | **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. ## **DC Characteristics** $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}) (2/3)$ | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------------------------|------------------|------------------------------------------------------------------------------------|----------------------------|------------------------------|------------------------|------|--------------------|------| | Output voltage, high | V <sub>OH1</sub> | P02 to P06,<br>P30 to P35, | Per pin<br>Iон = -1.0 mA | Total of all pins<br>-20 mA | EV <sub>DD</sub> – 1.0 | | EV <sub>DD</sub> | > | | | | P38, P39<br>P40 to P42,<br>P50 to P55,<br>P90, P91,<br>P96 to P99,<br>P913 to P915 | Per pin IoH = $-100 \mu$ A | Total of all pins -3.1 mA | EV <sub>DD</sub> – 0.5 | | EV <sub>DD</sub> | V | | | V <sub>OH2</sub> | PCM0 to<br>PCM3, PCT0, | Per pin<br>Iон = -1.0 mA | Total of all pins<br>-20 mA | EV <sub>DD</sub> – 1.0 | | EV <sub>DD</sub> | ٧ | | | | PCT1, PCT4,<br>PCT6, PDH0,<br>PDH1, PDL0<br>to PDL15 | Per pin $loh = -100 \mu A$ | Total of all pins –2.6 mA | EV <sub>DD</sub> – 0.5 | | EV <sub>DD</sub> | V | | | Vонз | P70 to P77 | Per pin<br>Iон = -0.4 mA | Total of all pins<br>-3.2 mA | AVREFO - 1.0 | | AV <sub>REF0</sub> | ٧ | | | | | Per pin IOH = $-100 \mu$ A | Total of all pins<br>-0.8 mA | AVREFO - 0.5 | | AV <sub>REF0</sub> | V | | | <b>V</b> он4 | P10 | Per pin<br>Iон = -0.4 mA | Total of all pins<br>-0.4 mA | AVREF1 - 1.0 | | AV <sub>REF1</sub> | ٧ | | | | | Per pin IOH = $-100 \mu$ A | Total of all pins<br>-0.1 mA | AVREF1 – 0.5 | | AV <sub>REF1</sub> | V | | Output voltage, low | V <sub>OL1</sub> | P02 to P06,<br>P30 to P35,<br>P42, P50 to<br>P55, P96 to<br>P99, P913 to<br>P915 | Per pin IoL = 1.0 mA | Total of all pins<br>20 mA | 0 | | 0.4 | V | | | V <sub>OL2</sub> | P38, P39,<br>P40, P41,<br>P90, P91 | Per pin IoL = 3.0 mA | | 0 | | 0.4 | ٧ | | | Vol3 | PCM0 to<br>PCM3, PCT0,<br>PCT1, PCT4,<br>PCT6, PDH0,<br>PDH1, PDL0<br>to PDL15 | Per pin IoL = 1.0 mA | Total of all pins<br>20 mA | 0 | | 0.4 | V | | | V <sub>OL4</sub> | P10<br>P70 to P77 | Per pin<br>loL = 0.4 mA | Total of all pins 3.6 mA | 0 | | 0.4 | ٧ | | Software pull-down resistor <sup>Note</sup> | R <sub>1</sub> | P05 | $V_{I} = V_{DD}$ | | 10 | 20 | 100 | kΩ | **Note** DRST pin only (controlled by OCDM register) **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins. 2. When the loh and lol conditions are not satisfied for a pin but the total value of all pins is satisfied, only that pin does not satisfy the DC characteristics. #### **DC Characteristics** ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}) (3/3)$ | Parameter | Symbol | | Conditions | MIN. | TYP. Note 1 | MAX. Note 2 | Unit | |-----------------------------------|------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|-------------|------| | Supply currentNote 3 | I <sub>DD1</sub> | Normal | $fxx = 20 \text{ MHz } (fx = 5 \text{ MHz})^{\text{Note 4}}$ | | 12 <sup>Note 5</sup> | 20 | mA | | | | operation | $fxx = 10 \text{ MHz} (fx = 10 \text{ MHz}), \text{ PLL off}^{Note 4}$ | | 6 <sup>Note 5</sup> | 10 | mA | | | I <sub>DD2</sub> | HALT mode | $fxx = 20 \text{ MHz } (fx = 5 \text{ MHz})^{\text{Note 4}}$ | | 7.5 | 14 | mA | | | I <sub>DD3</sub> | IDLE1 mode | $fxx = 5 \text{ MHz } (fx = 5 \text{ MHz}), \text{ PLL off}^{Note 4}$ | | 0.6 | 1 | mA | | | I <sub>DD4</sub> | IDLE2 mode | fxx = 5 MHz (fx = 5 MHz), PLL off <sup>Note 4</sup> | | 0.28 | 0.5 | mA | | | IDD5 | Subclock<br>operation mode | fxt = 32.768 kHz,<br>main clock stopped,<br>internal oscillator stopped, PLL off<br>REGOVL0 = 02H (low-voltage subclock<br>operation mode) | | 18 | | μA | | | I <sub>DD6</sub> | Sub-IDLE mode | fxt = 32.768 kHz, main clock stopped, internal oscillator stopped, PLL off REGOVL0 = 02H (low-voltage sub-IDLE mode) | | 2.5 | 50 | μΑ | | | I <sub>DD7</sub> | STOP mode | Subclock stopped,<br>internal oscillator stopped<br>REGOVL0 = 01H (low-voltage STOP mode)<br>T <sub>A</sub> = 25°C | | 1.5 | 3.0 | μΑ | | | | | Subclock stopped,<br>internal oscillator stopped<br>REGOVL0 = 01H (low-voltage STOP mode)<br>T <sub>A</sub> = 85°C | | | 45 | μΑ | | | | | Subclock operating,<br>internal oscillator stopped<br>REGOVL0 = 01H (low-voltage STOP mode) | | 2.5 | 50 | μА | | | IDD8 | Self<br>programming<br>mode | fxx = 20 MHz (fx = 5 MHz) | | 14 | 24 | mA | | LVI current | ILVI | | | | 1.2 | 3 | μΑ | | WDT, internal oscillation current | Іwdт | | | | 5 | | μА | - **Notes 1.** TYP. current is a value at V<sub>DD</sub> = EV<sub>DD</sub> = 3.3 V, T<sub>A</sub> = 25°C. The TYP. value is not a value guaranteed for each device. - 2. MAX. current is a value at which the characteristic in question is at the worst-case value at $V_{DD} = EV_{DD} = 3.6 \text{ V}$ , $T_A = -40 \text{ to } +85^{\circ}\text{C}$ . - **3.** Total of V<sub>DD</sub> and EV<sub>DD</sub> currents. Currents I<sub>LVI</sub> and I<sub>WDT</sub> flowing through the output buffers, A/D converter, D/A converter, and on-chip pull-down resistor are not included. - **4.** TYP. value indicates the current value when watch timer + TMM (count by watch timer interrupt) operate as peripheral functions. - MAX. value indicates the current value when all the functions operable in a range in which the pin status is not changed operate as peripheral functions. - However, ILVI and IWDT are excluded. - 5. TYP. value of IDD1 is a value when all instructions are executed + RAM access 15%. #### **Data Retention Characteristics** In STOP mode $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|--------|---------------------------------------------------------------------------|----------|------|-------------------|------| | Data retention voltage | VDDDR | STOP mode (all functions stopped) | 1.9 | | 3.6 | V | | Data retention current | IDDDR | Subclock stopped,<br>internal oscillator stopped<br>T <sub>A</sub> = 85°C | | | 45 | μΑ | | Supply voltage rise time | trvd | | 200 | | | μS | | Supply voltage fall time | trvd | | 200 | | | μS | | Supply voltage retention time | thvd | After STOP mode setting | 0 | | | ms | | STOP release signal input time | torel | After V <sub>DD</sub> reaches 1.9 V (MIN.) | 0 | | | ms | | Data retention input voltage, high | VIHDR | VDD = EVDD = VDDDR | 0.9VDDDR | | V <sub>DDDR</sub> | V | | Data retention input voltage, low | VILDR | VDD = EVDD = VDDDR | 0 | | 0.1VDDDR | V | # Caution Shifting to STOP mode and restoring from STOP mode must be performed within the rated operating range. #### **AC Characteristics** # AC Test Input Measurement Points (VDD, AVREFO, EVDD) ## **AC Test Output Measurement Points** ## **Load Conditions** Caution If the load capacitance exceeds 50 pF due to the circuit configuration, bring the load capacitance of the device to 50 pF or less by inserting a buffer or by some other means. # **CLKOUT Output Timing** # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Symbol | | Conditions | MIN. | MAX. | Unit | |------------------|--------|-----|------------|-------------|------------------|------| | Output cycle | tcyĸ | <1> | | 50 ns | 31.25 <i>μ</i> s | | | High-level width | twкн | <2> | | tcyk/2 - 10 | | ns | | Low-level width | twĸL | <3> | | tcvк/2 – 10 | | ns | | Rise time | tĸĸ | <4> | | | 10 | ns | | Fall time | tĸF | <5> | | | 10 | ns | # **Clock Timing** ## **Bus Timing** ## (1) In multiplexed bus mode ## (a) Read/write cycle (CLKOUT asynchronous) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Symbol | | Conditions | MIN. | MAX. | Unit | |--------------------------------------------|----------------|------|------------|--------------------------|-------------------------------|------| | Address setup time (to ASTB $\downarrow$ ) | <b>t</b> sast | <6> | | (0.5 + tasw)T - 20 | | ns | | Address hold time (from ASTB↓) | <b>t</b> hsta | <7> | | (0.5 + tahw)T - 15 | | ns | | Delay time from RD↓ to address float | <b>t</b> frda | <8> | | | 16 | ns | | Data input setup time from address | tsaid | <9> | | | (2 + n + tasw + tahw)T - 35 | ns | | Data input setup time from RD↓ | <b>t</b> srid | <10> | | | (1 + n)T – 25 | ns | | Delay time from ASTB↓ to RD, WRm↓ | tostrowr | <11> | | (0.5 + tahw)T - 15 | | ns | | Data input hold time (from RD↑) | <b>t</b> HRDID | <12> | | 0 | | ns | | Address output time from RD↑ | <b>t</b> DRDA | <13> | | (1 + i)T – 15 | | ns | | Delay time from RD, WRm↑ to ASTB↑ | tordwrst | <14> | | 0.5T – 15 | | ns | | Delay time from RD↑ to ASTB↓ | <b>t</b> DRDST | <15> | | (1.5 + i + tasw)T - 15 | | ns | | RD, WRm low-level width | twrdwrl | <16> | | (1 + n)T – 15 | | ns | | ASTB high-level width | twsтн | <17> | | (1 + i + tasw)T - 15 | | ns | | Data output time from WRm↓ | <b>t</b> dwrod | <18> | | | 15 | ns | | Data output setup time (to WRm↑) | tsodwr | <19> | | (1 + n)T – 20 | | ns | | Data output hold time (from WRm1) | thwrod | <20> | | T – 15 | | ns | | WAIT setup time (to address) | <b>t</b> sawt1 | <21> | n ≥ 1 | | (1.5 + tasw + tahw)T - 35 | ns | | | tsawt2 | <22> | | | (1.5 + n + tasw + tahw)T - 35 | ns | | WAIT hold time (from address) | thawt1 | <23> | n ≥ 1 | (0.5 + n + tasw + tahw)T | | ns | | | thawt2 | <24> | | (1.5 + n + tasw + tahw)T | | ns | | WAIT setup time (to ASTB↓) | tsstwt1 | <25> | n ≥ 1 | | (1 + tahw)T - 25 | ns | | | tsstwt2 | <26> | | | (1 + n + tанw)T – 25 | ns | | WAIT hold time (from ASTB↓) | thstwt1 | <27> | n ≥ 1 | (n + tahw)T | | ns | | | thstwt2 | <28> | | (1 + n + tahw)T | | ns | | Address hold time from RD↑ | thrda2 | <29> | | (1 + i)T – 15 | | ns | | Address hold time from WRm↑ | thwra2 | <30> | | T – 15 | | ns | #### Remarks 1. tasw: Number of address setup wait clocks tahw: Number of address hold wait clocks - **2.** T = 1/fcpu (fcpu: CPU operating clock frequency) - n: Number of wait clocks inserted in the bus cycleThe sampling timing changes when a programmable wait is inserted. - **4.** m = 0, 1 - 5. i: Number of idle states inserted after a read cycle (0 or 1) - 6. The values in the above specifications are values for when clocks with a 1:1 duty ratio are input from X1. ## Read Cycle (CLKOUT Asynchronous): In Multiplexed Bus Mode RENESAS # Write Cycle (CLKOUT Asynchronous): In Multiplexed Bus Mode ## (b) Read/write cycle (CLKOUT synchronous): In multiplexed bus mode $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Sym | bol | Conditions | MIN. | MAX. | Unit | |--------------------------------------------------|---------------|------|------------|------|------|------| | Delay time from CLKOUT↑ to address | <b>t</b> dka | <31> | | 0 | 25 | ns | | Delay time from CLKOUT↑ to address float | tfka | <32> | | 0 | 19 | ns | | Delay time from CLKOUT↓ to ASTB | <b>t</b> DKST | <33> | | -12 | 7 | ns | | Delay time from CLKOUT↑ to RD, WRm | tokrowr | <34> | | -5 | 14 | ns | | Data input setup time (to CLKOUT↑) | tsidk | <35> | | 15 | | ns | | Data input hold time (from CLKOUT <sup>↑</sup> ) | <b>t</b> HKID | <36> | | 5 | | ns | | Data output delay time from CLKOUT↑ | tokod | <37> | | | 19 | ns | | WAIT setup time (to CLKOUT↓) | tswтк | <38> | | 20 | | ns | | WAIT hold time (from CLKOUT↓) | tнкwт | <39> | | 5 | | ns | | Address hold time from CLKOUT↑ | <b>t</b> HKA2 | <40> | | 0 | 25 | ns | | Data output hold time from CLKOUT↑ | <b>t</b> HKDW | <41> | | 0 | | ns | | Address hold time from CLKOUT↑ | thkaw | <42> | | 0 | | ns | ## **Remarks 1.** m = 0, 1 2. The values in the above specifications are values for when clocks with a 1:1 duty ratio are input from X1. ## Read Cycle (CLKOUT Synchronous): In Multiplexed Bus Mode # Write Cycle (CLKOUT Synchronous): In Multiplexed Bus Mode # (2) Bus hold ## (a) CLKOUT asynchronous (TA = -40 to +85°C, VDD = EVDD = AVREF0 = AVREF1 = 2.7 to 3.6 V, Vss = EVss = AVss = 0 V, CL = 50 pF) | Parameter | Symbol | | Conditions | MIN. | MAX. | Unit | |--------------------------------------|---------------|------|------------|--------|------------------|------| | HLDRQ high-level width | twнqн | <84> | | T + 10 | | ns | | HLDAK low-level width | twhal | <85> | | T – 15 | | ns | | Delay time from HLDAK↑ to bus output | <b>t</b> DHAC | <86> | | -3 | | ns | | Delay time from HLDRQ↓ to HLDAK↓ | tdhqha1 | <87> | | | (2n + 7.5)T + 26 | ns | | Delay time from HLDRQ↑ to HLDAK↑ | tdhqha2 | <88> | | 0.5T | 1.5T + 26 | ns | ## **Remarks 1.** T = 1/fcpu (fcpu: CPU operating clock frequency) - n: Number of wait clocks inserted in the bus cycleThe sampling timing changes when a programmable wait is inserted. - 3. The values in the above specifications are values for when clocks with a 1:1 duty ratio are input from X1. ## **Bus Hold (CLKOUT Asynchronous)** ## (b) CLKOUT synchronous (TA = -40 to +85°C, VDD = EVDD = AVREF0 = AVREF1 = 2.7 to 3.6 V, Vss = EVss = AVss = 0 V, CL = 50 pF) | Parameter | Symbol | | Conditions | MIN. | MAX. | Unit | |--------------------------------------|---------------|------|------------|------|------|------| | HLDRQ setup time (to CLKOUT↓) | tsнак | <89> | | 20 | | ns | | HLDRQ hold time (from CLKOUT↓) | tнкна | <90> | | 5 | | ns | | Delay time from CLKOUT↑ to bus float | <b>t</b> DKF | <91> | | | 19 | ns | | Delay time from CLKOUT↑ to HLDAK | <b>t</b> dkha | <92> | | | 19 | ns | Remark The values in the above specifications are values for when clocks with a 1:1 duty ratio are input from X1. ## **Bus Hold (CLKOUT Synchronous)** ## Power On/Power Off/Reset Timing $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EVDD} = \text{AVREF0} = \text{AVREF1} = 2.2 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Symbol | | Conditions | MIN. | MAX. | Unit | |----------------------------------------------------------------------------|--------|------|-------------------------------------------------------|-----------------|------|------| | $\text{EV}_{\text{DD}} \uparrow \rightarrow \text{V}_{\text{DD}} \uparrow$ | trel | <93> | | 0 | | ns | | $EV_{DD} \uparrow \rightarrow AV_{REF0}, AV_{REF1} \uparrow$ | trea | <94> | | 0 | trel | ns | | $V_{DD} \uparrow \rightarrow \overline{RESET} \uparrow$ | trer | <95> | | 500 + treg Note | | ns | | RESET low-level width | twrsl | <96> | Analog noise elimination (during flash erase/writing) | 500 | | ns | | | | | Analog noise elimination | 500 | | ns | | $\overline{RESET} \downarrow \to V_DD \downarrow$ | trre | <97> | | 500 | | ns | | $V_{DD} \downarrow \rightarrow EV_{DD} \downarrow$ | trel | <98> | | 0 | | ns | | $AV_{REF0} \downarrow \rightarrow EV_{DD} \downarrow$ | tfea | <99> | | 0 | trel | ns | Note Depends on the on-chip regulator characteristics. ## **Interrupt Timing** (TA = -40 to +85°C, VDD = EVDD = AVREF0 = AVREF1 = 2.2 to 3.6 V, Vss = EVss = AVss = 0 V, CL = 50 pF) | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |----------------------------------------|--------|---------------------------------------|------------------------|------|------| | NMI high-level width | twnih | Analog noise elimination | 500 | | ns | | NMI low-level width | twniL | Analog noise elimination | 500 | | ns | | INTPn <sup>Note</sup> high-level width | twiтн | n = 0 to 7 (Analog noise elimination) | 500 | | ns | | | | n = 3 (Digital noise elimination) | 3T <sub>SMP</sub> + 20 | | ns | | INTPn <sup>Note</sup> low-level width | twitl | n = 0 to 7 (Analog noise elimination) | 500 | | ns | | | | n = 3 (Digital noise elimination) | 3T <sub>SMP</sub> + 20 | | ns | Note The characteristics of INTPn are the same as those of the DRST pin (P05/INTP2/DRST). Remark Tsmp: Noise elimination sampling clock cycle ## **Key Return Timing** # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.2 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |----------------------|--------|--------------------------|------|------|------| | KRn high-level width | twkrh | Analog noise elimination | 500 | | ns | | KRn low-level width | twkrl | Analog noise elimination | 500 | | ns | **Remark** n = 0 to 7 ## **Timer Timing** # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.2 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |---------------------|--------|-------------------------------------------|---------|------|------| | TI high-level width | tтıн | TIP00, TIP01, TIP10, TIP11, TIP20, TIP21, | 2T + 20 | | ns | | TI low-level width | t⊤ı∟ | TIP50, TIP51, TIQ00 to TIQ03 | 2T + 20 | | ns | **Remark** T = 1/fxx #### **UART Timing** ## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Symbol | Conditions | MIN. | MAX. | Unit | |------------------|--------|--------------------------------|------|------|------| | Transmit rate | | V <sub>DD</sub> = 2.2 to 3.6 V | | 625 | kbps | | ASCK0 cycle time | | V <sub>DD</sub> = 2.2 to 3.6 V | | 5 | MHz | | | | V <sub>DD</sub> = 2.7 to 3.6 V | | 10 | MHz | ### **CSIB Timing** #### (1) Master mode $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Sy | mbol | Conditions | MIN. | MAX. | Unit | |------------------------------|-------------------|-------|---------------------------------------------------------------|--------------|------|------| | SCKBn cycle time | tkcy1 | <100> | $2.7~V \leq V_{DD} \leq 3.6~V$ | 125 | | ns | | | | | $2.2~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | 800 | | ns | | SCKBn high-level width | t <sub>KH1</sub> | <101> | $2.7~V \leq V_{DD} \leq 3.6~V$ | tkcy1/2 - 8 | | ns | | | | | $2.2 \text{ V} \leq \text{V}_{DD} < 2.7 \text{ V}$ | tkcy1/2 - 80 | | ns | | SCKBn low-level width | t <sub>KL1</sub> | <102> | $2.7~V \leq V_{DD} \leq 3.6~V$ | tkcy1/2 - 8 | | ns | | | | | $2.2 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ | tkcy1/2 - 80 | | ns | | SIBn setup time (to SCKBn↑) | tsıĸ1 | <103> | $2.7~V \leq V_{\text{DD}} \leq 3.6~V$ | 27 | | ns | | | | | $2.2 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ | 100 | | ns | | SIBn hold time (from SCKBn↑) | t <sub>KSI1</sub> | <104> | $2.7~V \leq V_{\text{DD}} \leq 3.6~V$ | 27 | | ns | | | | | $2.2~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | 100 | | ns | | Delay time from SCKBn | tkso1 | <105> | $2.7~V \leq V_{DD} \leq 3.6~V$ | | 27 | ns | | | | | $2.2 \text{ V} \leq \text{V}_{DD} < 2.7 \text{ V}$ | | 95 | ns | **Remark** n = 0 to 2 ### (2) Slave mode $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | Parameter | Syı | mbol | Conditions | MIN. | MAX. | Unit | |-----------------------------------------|-------------------|-------|----------------------------------------------------|------|------|------| | SCKBn cycle time | tkcy2 | <100> | $2.7~V \leq V_{DD} \leq 3.6~V$ | 125 | | ns | | | | | $2.2~V \leq V_{DD} < 2.7~V$ | 800 | | ns | | SCKBn high-level width | t <sub>KH2</sub> | <101> | | 54.5 | | ns | | SCKBn low-level width | t <sub>KL2</sub> | <102> | | 54.5 | | ns | | SIBn setup time (to <del>SCKBn</del> ↑) | tsık2 | <103> | $2.7~V \leq V_{DD} \leq 3.6~V$ | 27 | | ns | | | | | $2.2~V \leq V_{DD} < 2.7~V$ | 100 | | ns | | SIBn hold time (from SCKBn↑) | t <sub>KSI2</sub> | <104> | $2.7~V \leq V_{DD} \leq 3.6~V$ | 27 | | ns | | | | | $2.2~V \leq V_{DD} < 2.7~V$ | 100 | | ns | | Delay time from SCKBn | tkso2 | <105> | $2.7~V \leq V_{\text{DD}} \leq 3.6~V$ | | 27 | ns | | | | | $2.2 \text{ V} \leq \text{V}_{DD} < 2.7 \text{ V}$ | | 95 | ns | **Remark** n = 0 to 2 #### I<sup>2</sup>C Bus Mode $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.2 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Pa | arameter | Symbol | | Norma | l Mode | High-Spe | ed Mode | Unit | |-------------------------------------------------|-----------------------------------------|--------------|-------|---------------------|--------|------------------------------|-----------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCL0n clock free | quency | fclk | | 0 | 100 | 0 | 400 | kHz | | Bus free time<br>(Between start a | and stop conditions) | <b>t</b> BUF | <106> | 4.7 | _ | 1.3 | - | μS | | Hold time <sup>Note 1</sup> | | thd:STA | <107> | 4.0 | 1 | 0.6 | _ | μS | | SCL0n clock low | y-level width | tLOW | <108> | 4.7 | - | 1.3 | - | μS | | SCL0n clock hig | h-level width | thigh | <109> | 4.0 | I | 0.6 | - | μS | | Setup time for st | Setup time for start/restart conditions | | <110> | 4.7 | 1 | 0.6 | - | μS | | Data hold time | CBUS compatible master | thd:dat | <111> | 5.0 | - | - | - | μS | | | I <sup>2</sup> C mode | | | O <sup>Note 2</sup> | = | O <sup>Note 2</sup> | 0.9 <sup>Note 3</sup> | μS | | Data setup time | | tsu:dat | <112> | 250 | _ | 100 <sup>Note 4</sup> | _ | ns | | SDA0n and SCL | On signal rise time | tR | <113> | _ | 1000 | 20 + 0.1Cb <sup>Note 5</sup> | 300 | ns | | SDA0n and SCL | .0n signal fall time | tF | <114> | ı | 300 | 20 + 0.1Cb Note 5 | 300 | ns | | Stop condition setup time | | tsu:sto | <115> | 4.0 | - | 0.6 | - | μS | | Pulse width of spike suppressed by input filter | | tsp | <116> | - | - | 0 | 50 | ns | | Capacitance loa | d of each bus line | Cb | | = | 400 | - | 400 | pF | - **Notes 1.** At the start condition, the first clock pulse is generated after the hold time. - 2. The system requires a minimum of 300 ns hold time internally for the SDA0n signal (at V<sub>IHmin.</sub> of SCL0n signal) in order to occupy the undefined area at the falling edge of SCL0n. - 3. If the system does not extend the SCL0n signal low hold time (tLOw), only the maximum data hold time (tHD:DAT) needs to be satisfied. - **4.** The high-speed mode I<sup>2</sup>C bus can be used in the normal-mode I<sup>2</sup>C bus system. In this case, set the high-speed mode I<sup>2</sup>C bus so that it meets the following conditions. - If the system does not extend the SCL0n signal's low state hold time: $t_{\text{SU:DAT}} \geq 250 \text{ ns}$ - If the system extends the SCL0n signal's low state hold time: Transmit the following data bit to the SDA0n line prior to the SCL0n line release (tRmax. + tsu:DAT = 1,000 + 250 = 1,250 ns: Normal mode I<sup>2</sup>C bus specification). - 5. Cb: Total capacitance of one bus line (unit: pF) **Remark** n = 0, 1 #### I<sup>2</sup>C Bus Mode #### A/D Converter (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = EV<sub>DD</sub> = AV<sub>REF0</sub> = AV<sub>REF1</sub>, 2.7 V ≤ AV<sub>REF0</sub> = AV<sub>REF1</sub> ≤ 3.6 V, V<sub>SS</sub> = EV<sub>SS</sub> = AV<sub>SS</sub> = 0 V, C<sub>L</sub> = 50 pF) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------------------|------------------------------------|------|------|--------------------|------| | Resolution | | | | | 10 | bit | | Overall error <sup>Note 1</sup> | | 2.7 V ≤ AV <sub>REF0</sub> ≤ 3.6 V | | | ±0.6 | %FSR | | Conversion time <sup>Note 2</sup> | tconv | 3.0 V ≤ AV <sub>REF0</sub> ≤ 3.6 V | 2.6 | | 24 | μS | | | | 2.7 V ≤ AV <sub>REF0</sub> ≤ 3.0 V | 3.9 | | 24 | μS | | Zero scale error | | | | | ±0.5 | %FSR | | Full scale error | | | | | ±0.5 | %FSR | | Non-linearity error | | | | | ±4.0 | LSB | | Differential linearity error | | | | | ±4.0 | LSB | | Analog input voltage | VIAN | | AVss | | AV <sub>REF0</sub> | V | | Reference voltage | AV <sub>REF0</sub> | | 2.7 | | 3.6 | V | | AVREFO current | Alref0 | Normal conversion mode | | 3 | 6.5 | mA | | | | High-speed conversion mode | | 4 | 10 | mA | | | | When A/D converter unused | | | 5 | μΑ | **Notes 1.** Excluding quantization error (±0.05 %FSR). 2. This is the conversion time of only the analog blocks. The conversion time set by the ADA0M1.ADA0FR0 to ADA0M1.ADA0FR2 bits is this value plus the time to transfer data to the A/D controller block. Caution Do not set (read/write) alternate-function ports during A/D conversion; otherwise the conversion resolution may be degraded. Remark LSB: Least Significant Bit FSR: Full Scale Range #### D/A Converter $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|--------------------|--------------------------|------|------|------|------| | Resolution | | | | | 8 | bit | | Overall error | | $R = 2 M\Omega$ | | | ±1.2 | %FSR | | Settling time | | C = 20 pF | | | 3 | μs | | Output resistor | Ro | Output data 55H | | 6.42 | | kΩ | | Reference voltage | AV <sub>REF1</sub> | | 2.7 | | 3.6 | V | | AVREF1 currentNote 2 | Alref1 | D/A conversion operating | | 1 | 2.5 | mA | | | | D/A conversion stopped | | | 5 | μΑ | Note Value of 1 channel of D/A converter Remark R is the output pin load resistance and C is the output pin load capacitance. #### **LVI Circuit Characteristics** $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.2 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ | · · · · · · · · · · · · · · · · · · · | | <u> </u> | | * | . , | | |-------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | | Detection voltage | VLVIO | | 2.7 | 2.8 | 2.9 | V | | | <b>V</b> LVI1 | | 2.2 | 2.3 | 2.4 | V | | Response time <sup>Note</sup> | tld | After V <sub>DD</sub> reaches V <sub>LVI0</sub> /V <sub>LVI1</sub> (MAX.), or after V <sub>DD</sub> has dropped to V <sub>LVI0</sub> /V <sub>LVI1</sub> (MIN.) | | 0.2 | 2.0 | ms | | Minimum pulse width | t <sub>LW</sub> | VDD = VLVIO/VLVI1 (MIN.) | 0.2 | | | ms | | Reference voltage stabilization wait time | tlwait | After V <sub>DD</sub> reaches V <sub>LVI0</sub> or V <sub>LVI1</sub> (MAX.) | | 0.1 | 0.2 | ms | Note Time required to detect the detection voltage and output an interrupt or reset signal. ### **Flash Memory Programming Characteristics** $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{DD} = \text{EV}_{DD} = \text{AV}_{REF0} = \text{AV}_{REF1} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V}, C_L = 50 \text{ pF})$ #### (1) Basic characteristics | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------|------|------|-------| | Operating frequency | <b>f</b> CPU | | | 2.5 | | 20 | MHz | | Supply voltage | V <sub>DD</sub> | 2.5 MHz ≤ fxx ≤ 20 MHz | | 2.7 | | 3.6 | ٧ | | Number of rewrites | CWRT | Used for updating programs When using flash memory programmer and Renesas Electronics self programming library | Retained<br>for<br>15 years | 1,000 | | | times | | | | Used for updating data When using<br>Renesas Electronics EEPROM<br>emulation library (usable ROM size:<br>12 KB of 6 consecutive blocks or 6 KB<br>of 3 consecutive blocks) | Retained<br>for<br>5 years | 10,000 | | | times | | Programming temperature | tprg | | | -40 | | +85 | °C | ### (2) Serial write operation characteristics | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------|---------|--------------------|------|------|------|------| | FLMD0, FLMD1 setup time | tmdset | | 2 | | 3000 | ms | | FLMD0 count start time from RESET↑ | trece | fx = 2.5 to 10 MHz | 800 | | | μS | | FLMD0 counter high-level width/ low-level width | tcH/tcL | | 10 | | 100 | μs | | FLMD0 counter rise time/fall time | tn/tr | | | | 1 | μs | ### Flash write mode setup timing ## (3) Programming characteristics | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------|--------|---------------------------------|------|------|------|------| | Chip erase time | | fxx = 20 MHz (batch processing) | | 105 | | ms | | Write time per 256 bytes | | fxx = 20 MHz | | 2.0 | | ms | | Block internal verify time | | fxx = 20 MHz | | 10 | | ms | | Block blank check time | | fxx = 20 MHz | | 0.5 | | ms | | Flash memory information setting time | | fxx = 20 MHz | | 30 | | ms | <R> Note Block size = 2 KB ### **CHAPTER 31 PACKAGE DRAWINGS** # 80-PIN PLASTIC LQFP (14x14) ### NOTE Each lead centerline is located within 0.13 mm of its true position at maximum material condition. detail of lead end #### (UNIT:mm) | | (UNIT:mm) | |------|-----------------------------| | ITEM | DIMENSIONS | | D | 14.00±0.20 | | Е | 14.00±0.20 | | HD | 17.20±0.20 | | HE | 17.20±0.20 | | Α | 1.70 MAX. | | A1 | 0.125±0.075 | | A2 | 1.40±0.05 | | A3 | 0.25 | | b | $0.30 ^{+0.08}_{-0.04}$ | | С | $0.125{}^{+0.075}_{-0.025}$ | | L | 0.80 | | Lp | 0.886±0.15 | | L1 | 1.60±0.20 | | θ | 3°+5°<br>-3° | | е | 0.65 | | х | 0.13 | | у | 0.10 | | ZD | 0.825 | | ZE | 0.825 | | | P80GC-65-GAD | ## 80-PIN PLASTIC LQFP (FINE PITCH) (12x12) #### **CHAPTER 32 RECOMMENDED SOLDERING CONDITIONS** The V850ES/JF3-L should be soldered and mounted under the following recommended conditions. For technical information, see the following website. Semiconductor Device Mount Manual (http://www2.renesas.com/pkg/en/mount/index.html) #### Table 32-1. Surface Mounting Type Soldering Conditions (1) $\mu$ PD70F3735GK-GAK-AX: 80-pin plastic LQFP (fine pitch) (12 × 12) $\mu$ PD70F3736GK-GAK-AX: 80-pin plastic LQFP (fine pitch) (12 × 12) $\mu$ PD70F3735GC-GAD-AX: 80-pin plastic LQFP (14 × 14) $\mu$ PD70F3736GC-GAD-AX: 80-pin plastic LQFP (14 × 14) | Soldering Method | Soldering Conditions | Recommended<br>Condition Symbol | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 260°C, Time: 60 seconds max. (at 220°C or higher), Count: Three times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 20 to 72 hours) | IR60-207-3 | | Partial heating | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row) | _ | Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period. #### Caution Do not use different soldering methods together (except for partial heating). Remarks 1. The V850ES/JF3-L is lead-free products. **2.** For soldering methods and conditions other than those recommended above, please contact an Renesas Electronics sales representative. #### APPENDIX A DEVELOPMENT TOOLS The following development tools are available for the development of systems that employ the V850ES/JF3-L. Figure A-1 shows the development tool configuration. #### • Support for PC98-NX series Unless otherwise specified, products supported by IBM PC/AT<sup>™</sup> compatibles are compatible with PC98-NX series computers. When using PC98-NX series computers, refer to the explanation for IBM PC/AT compatibles. #### Windows<sup>™</sup> Unless otherwise specified, "Windows" means the following OSs. - Windows 98, 2000 - Windows Me - Windows XP - Windows NT™ Ver. 4.0 Figure A-1. Development Tool Configuration ## A.1 Software Package | SP850 | Development tools (software) commonly used with V850 microcontrollers are included | |---------------------------|------------------------------------------------------------------------------------| | Software package for V850 | this package. | | microcontrollers | Part number: μS××××SP850 | **Remark** ×××× in the part number differs depending on the host machine and OS used. | ×××× | Host Machine | OS | Supply Medium | |------|-----------------------|----------------------------|---------------| | AB17 | PC-9800 series, | Windows (Japanese version) | CD-ROM | | BB17 | IBM PC/AT compatibles | Windows (English version) | | ## A.2 Language Processing Software | CA850<br>C compiler package | This compiler converts programs written in C into object codes executable with a microcontroller. This compiler is started from project manager PM+. | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | | Part number: μS××××CA703000 | | DF703738 | This file contains information peculiar to the device. | | Device file | This device file should be used in combination with each tool (CA850 or ID850QB). | | | The corresponding OS and host machine differ depending on the tool to be used. | $\textbf{Remark} \quad \times \times \times \times \text{ in the part number differs depending on the host machine and OS used.}$ | | ×××× | Host Machine | os | Supply Medium | |----|------|---------------------------|-----------------------------------------------------------------------|---------------| | AE | 317 | PC-9800 series, | Windows (Japanese version) | CD-ROM | | BE | 317 | IBM PC/AT compatibles | Windows (English version) | | | ЗК | (17 | SPARCstation <sup>™</sup> | SunOS <sup>™</sup> (Rel. 4.1.4),<br>Solaris <sup>™</sup> (Rel. 2.5.1) | | #### A.3 Control Software | PM+ | This is control software designed to enable efficient user program development in the | |-----------------|---------------------------------------------------------------------------------------| | Project manager | Windows environment. All operations used in development of a user program, such as | | | starting the editor, building, and starting the debugger, can be performed from PM+. | | | <caution></caution> | | | PM+ is included in C compiler package CA850. | | | It can only be used in Windows. | ### A.4 Debugging Tools (Hardware) ### A.4.1 When using IECUBE® QB-V850ESSX2 The system configuration when connecting the QB-V850ESSX2 to the host machine (PC-9821 series, PC/AT compatible) is shown below. Even if optional products are not prepared, connection is possible. System configuration <1> Accessories <5> IECUBE <3> USB cable Required Optional <6> Check pin adapter (under development) Enables signal monitoring (S and T types) <4> Power Simple flash <2> CD-ROM supply programmer <7> Extension probe Probe can be connected (S and T types) <8> Exchange adapter <8> Exchange adapter Exchanges pins among different microcontroller types Exchanges pins among different microcontroller types <10> Space adapter <9> Check pin adapter (S type only) Each adapter can adjust height by 3.2 mm. Enables signal monitoring шшшш <11> YQ connector <10> Space adapter Connector for connecting to emulator Each adapter can adjust height by 5.6 mm. <12> Mount adapter <12> Mount adapter For device mounting For device mounting <13> Target connector <13> Target connector For mounting on target system For mounting on target system <14> Target system <14> Target system S-type socket T-type socket configuration configuration Figure A-2. System Configuration (When Using QB-V850ESSX2) (1/2) #### Figure A-2. System Configuration (When Using QB-V850ESSX2) (2/2) - <1> Host machine (PC-9821 series, IBM-PC/AT compatibles) - <2> Debugger, USB driver, manuals, etc. (ID850QB Disk, Accessory Disk<sup>Note 1</sup>) - <3> USB interface cable - <4> AC adapter - <5> In-circuit emulator (QB-V850ESSX2) - <6> Check pin adapter (S and T types) (QB-144-CA-01<sup>Note 2</sup>) (optional) - <7> Extension probe (S and T types) (QB-144-EP-01S) (optional) - <8> Exchange adapter<sup>Note 3</sup> (S type: QB-80GC-EA-04S (GC package), QB-80GK-EA-03S (GK package), T type: QB-80GC-EA-08T (GC package), QB-80GK-EA-07T (GK package)) - <9> Check pin adapter<sup>Note 4</sup> (S type only) (QB-80-CA-01S) (optional) - <10> Space adapter<sup>Note 4</sup> (S type: QB-80-SA-01S (GC/GK packages), T type: QB-80GC-YS-01T (GC package), QB-80GK-YS-01T (GK package) (optional) - <11> YQ connector Note 3 (T type only) (QB-80GC-YQ-01T) (GC package), QB-80GK-YQ-01T (GK package) - <12> Mount adapter (S type: QB-80GC-MA-01S (GC package), QB-80GK-MA-01S (GK package), T type: QB-80GC-HQ-01T (GC package), QB-80GK-HQ-01T (GK package)) (optional) - <13> Target connector<sup>Note 3</sup> (S type: QB-80GC-TC-01S (GC package), QB-80GK-TC-01S (GK package), T type: QB-80GC-NQ-01T (GC package), QB-80GK-NQ-01T(GK package)) - <14> Target system - **Notes 1.** Download the device file from the Renesas Electronics website. http://www2.renesas.com/micro/ja/ods/index.html - 2. Under development - 3. Supplied with the device depending on the ordering number. - When QB-V850ESSX2-ZZZ is ordered The exchange adapter and the target connector are not supplied. - When QB-V850ESSX2-S80GC is ordered The QB-80GC-EA-04S and QB-80GC-TC-01S are supplied. - When QB-V850ESSX2-S80GK is ordered The QB-80GK-EA-03S and QB-80GK-TC-01S are supplied. - When QB-V850ESSX2-T80GC is ordered The QB-80GC-EA-08T, QB-80GC-YQ-01T, and QB-80GC-NQ-01T are supplied. - When QB-V850ESSX2-T80GK is ordered The QB-80GK-EA-07T, QB-80GK-YQ-01T, and QB-80GK-NQ-01T are supplied. - 4. When using both <9> and <10>, the order between <9> and <10> is not cared. | <5> QB-V850ESSX2 <sup>Note</sup> | The in-circuit emulator serves to debug hardware and software when developing | |----------------------------------|-----------------------------------------------------------------------------------| | In-circuit emulator | application systems using the V850ES/JF3-L. It supports the integrated debugger | | | ID850QB. This emulator should be used in combination with a power supply unit and | | | emulation probe. Use the USB interface cable to connect this emulator to the host | | | machine. | | <3> USB interface cable | Cable to connect the host machine and the QB-V850ESSX2. | | <4> AC adapter | 100 to 240 V can be supported by replacing the AC plug. | | <8> QB-80GC-EA-04S | Adapter to perform pin conversion. | | QB-80GK-EA-03S | QB-80GC-EA-04S: 80-pin plastic LQFP (GC-GAD type) | | QB-80GC-EA-08T | QB-80GK-EA-03S: 80-pin plastic LQFP (GK-GAK type) | | QB-80GK-EA-07T | QB-80GC-EA-08T: 80-pin plastic LQFP (GC-GAD type) | | Exchange adapter | QB-80GK-EA-07T: 80-pin plastic LQFP (GK-GAK type) | | <9> QB-80-CA-01S | Adapter used in waveform monitoring using the oscilloscope, etc. | | (S type only) | QB-80-CA-01S: GC-GAD/GK-GAK type | | Check pin adapter | | | <10> QB-80-SA-01S | Adapter to adjust the height. | | QB-80GC-YS-01T | QB-80-SA-01S: GC-GAD/GK-GAK type | | QB-80GK-YS-01T | QB-80GC-YS-01T: 80-pin plastic LQFP (GC-GAD type) | | Space adapter | QB-80GK-YS-01T: 80-pin plastic LQFP (GK-GAK type) | | <11> QB-80GC-YQ-01T | Conversion adapter to connect target connector and exchange adapter | | QB-80GK-YQ-01T | QB-80GC-YQ-01T: 80-pin plastic LQFP (GC-GAD type) | | (T type only) | QB-80GK-YQ-01T: 80-pin plastic LQFP (GK-GAK type) | | YQ connector | | | <12> QB-80GC-MA-01S | Adapter to mount the V850ES/JF3-L with socket. | | QB-80GK-MA-01S | QB-80GC-MA-01S: 80-pin plastic LQFP (GC-GAD type) | | QB-80GC-HQ-01T | QB-80GK-MA-01S: 80-pin plastic LQFP (GK-GAK type) | | QB-80GK-HQ-01T | QB-80GC-HQ-01T: 80-pin plastic LQFP (GC-GAD type) | | Mount adapter | QB-80GK-HQ-01T: 80-pin plastic LQFP (GK-GAK type) | | <13> QB-80GC-TC-01S | Connector to solder on the target system. | | QB-80GK-TC-01S | QB-80GC-TC-01S: 80-pin plastic LQFP (GC-GAD type) | | QB-80GC-NQ-01T | QB-80GK-TC-01S: 80-pin plastic LQFP (GK-GAK type) | | QB-80GK-NQ-01T | QB-80GC-NQ-01T: 80-pin plastic LQFP (GC-GAD type) | | Target connector | QB-80GK-NQ-01T: 80-pin plastic LQFP (GK-GAK type) | **Note** The QB-V850ESSX2 is supplied with a power supply unit, USB interface cable, and flash memory programmer (MINICUBE2). It is also supplied with integrated debugger ID850QB as control software. **Remark** The numbers in the angle brackets correspond to the numbers in Figure A-2. ### A.4.2 When using MINICUBE QB-V850MINI ### (1) On-chip emulation using MINICUBE The system configuration when connecting MINICUBE to the host machine (PC-9821 series, PC/AT compatible) is shown below. Figure A-3. On-Chip Emulation System Configuration | <1> | Host machine | PC with USB ports | | |-----|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | <2> | CD-ROM <sup>Note 1</sup> | Contents such as integrated debugger ID850QB, N-Wire Checker, device driver, and documents are included in CD-ROM. It is supplied with MINICUBE. | | | <3> | USB interface cable | USB cable to connect the host machine and MINICUBE. It is supplied with MINICUBE. The cable length is approximately 2 m. | | | <4> | MINICUBE<br>On-chip debug emulator | This on-chip debug emulator serves to debug hardware and software when developing application systems using the V850ES/JF3-L. It supports integrated debugger ID850QB. | | | <5> | OCD cable | Cable to connect MINICUBE and the target system. It is supplied with MINICUBE. The cable length is approximately 20 cm. | | | <6> | Connector conversion board<br>KEL adapter | This conversion board is supplied with MINICUBE. | | | <7> | MINICUBE connector KEL connector <sup>Note 2</sup> | 8830E-026-170S (supplied with MINICUBE)<br>8830E-026-170L (sold separately) | | **Notes 1.** Download the device file from the Renesas Electronics website. http://www2.renesas.com/micro/ja/ods/index.html 2. Product of KEL Corporation **Remark** The numbers in the angular brackets correspond to the numbers in Figure A-3. ## A.4.3 When using MINICUBE2 QB-MINI2 The system configuration when connecting MINICUBE2 to the host machine (PC-9821 series, PC/AT compatible) is shown below. V850ES/JF3-L V850ES/JF3-L Target system Figure A-4. System Configuration of On-Chip Emulation System | <1> | Host machine | PC with USB ports | | |-----|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | <2> | Software | The integrated debugger ID850QB, device file, etc. Download the device file from the Renesas Electronics website. http://www2.renesas.com/micro/ja/ods/index.html | | | <3> | USB interface cable | USB cable to connect the host machine and MINICUBE. It is supplied with MINICUBE. The cable length is approximately 2 m. | | | <4> | MINICUBE2<br>On-chip debug emulator | This on-chip debug emulator serves to debug hardware and software when developing application systems using the V850ES/JF3-L. It supports integrated debugger ID850QB. | | | <5> | 16-pin target cable | Cable to connect MINICUBE2 and the target system. It is supplied with MINICUBE. The cable length is approximately 15 cm. | | | <6> | Target connector (sold separately) | Use a 16-pin general-purpose connector with 2.54 mm pitch. | | **Remark** The numbers in the angular brackets correspond to the numbers in Figure A-4. ## A.5 Debugging Tools (Software) | ID850QB | This debugger supports the in-circuit emulators for V850 microcontrollers. The | |---------------------|---------------------------------------------------------------------------------| | Integrated debugger | ID850QB is Windows-based software. | | | It has improved C-compatible debugging functions and can display the results of | | | tracing with the source program using an integrating window function that | | | associates the source program, disassemble display, and memory display with the | | | trace result. | | | It should be used in combination with the device file. | | | Part number: μS×××× ID703000-QB (ID850QB) | $\textbf{Remark} \quad \times \times \times \times \text{ in the part number differs depending on the host machine and OS used.}$ | $\mu S_{\times \times \times}$ ID703000-QB | |--------------------------------------------| |--------------------------------------------| | - | ×××× | Host Machine | os | Supply Medium | |---|------|-----------------------|----------------------------|---------------| | 1 | AB17 | PC-9800 series, | Windows (Japanese version) | CD-ROM | | E | BB17 | IBM PC/AT compatibles | Windows (English version) | | #### A.6 Embedded Software | RX850, RX850 Pro<br>Real-time OS | The RX850 and RX850 Pro are real-time OSs conforming to $\mu$ ITRON 3.0 specifications. A tool (configurator) for generating multiple information tables is supplied. RX850 Pro has more functions than the RX850. | |----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Part number: μS××××RX703000-ΔΔΔΔ (RX850)<br>μS××××RX703100-ΔΔΔΔ (RX850 Pro) | | Applilet® (under development) | This is a driver configurator that automatically generates sample programs for the V850ES/JF3-L. | | RX-FS850<br>(File system) | This is a FAT file system function. It is a file system that supports the CD-ROM file system function. This file system is used with the real-time OS RX850 Pro. | Caution To purchase the RX850 or RX850 Pro, first fill in the purchase application form and sign the license agreement. $\textbf{Remark} \quad \times \times \times \times \text{ and } \Delta\Delta\Delta\Delta \text{ in the part number differ depending on the host machine and OS used.}$ $\mu$ S××××RX703000- $\Delta\Delta\Delta\Delta$ $\mu$ S××××RX703100- $\Delta\Delta\Delta\Delta$ | ΔΔΔΔ | Product Outline | Maximum Number for Use in Mass Production | |------|------------------------|-------------------------------------------| | 001 | Evaluation object | Do not use for mass-produced product. | | 100K | Mass-production object | 0.1 million units | | 001M | | 1 million units | | 010M | | 10 million units | | S01 | Source program | Object source program for mass production | | ×××× | Host Machine | os | Supply Medium | |------|-----------------------|----------------------------|---------------| | AB17 | PC-9800 series, | Windows (Japanese version) | CD-ROM | | BB17 | IBM PC/AT compatibles | Windows (English version) | | | 3K17 | SPARCstation | Solaris (Rel. 2.5.1) | | ## A.7 Flash Memory Writing Tools | Flashpro IV (part number: PG-FP4) Flashpro V (part number: PG-FP5) Flash programmer | Flash programmer dedicated to microcontrollers with on-chip flash memory. | |------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | QB-MINI2 (MINICUBE2) | On-chip debug emulator with programming function. | | FA-80GC-GAD-B<br>FA-80GK-GAK-B<br>Flash memory writing adapter | Flash memory writing adapter used connected to the Flashpro IV and FlashproV, etc. (not wired). • FA-80GC-GAD-B: 80-pin plastic LQFP (GC-GAD type) • FA-80GK-GAK-B: 80-pin plastic LQFP (GK-GAK type) | | FA-70F3736GC-GAD-RX (under development FA-70F3736GK-GAK-RX (under development Flash memory writing adapter | Flash memory writing adapter used connected to the Flashpro IV, Flashpro V, etc. (already wired). • FA-70F3736GC-GAD-RX: 80-pin plastic LQFP (GC-GAD type) • FA-70F3736GK-GAK-RX: 80-pin plastic LQFP (GK-GAK type) | **Remark** FA-80GC-GAD-B, FA-80GK-GAK-B, FA-70F3736GC-GAD-RX, and FA-70F3736GK-GAK-RX are products of Naito Densei Machida Mfg. Co., Ltd. TEL: +81-42-750-4172 ## APPENDIX B REGISTER INDEX (1/9) | Symbol | Name | Unit | Page | |----------|---------------------------------------------|------|------| | ADA0CR0 | A/D conversion result register 0 | ADC | 400 | | ADA0CR0H | A/D conversion result register 0H | ADC | 400 | | ADA0CR1 | A/D conversion result register 1 | ADC | 400 | | ADA0CR1H | A/D conversion result register 1H | ADC | 400 | | ADA0CR2 | A/D conversion result register 2 | ADC | 400 | | ADA0CR2H | A/D conversion result register 2H | ADC | 400 | | ADA0CR3 | A/D conversion result register 3 | ADC | 400 | | ADA0CR3H | A/D conversion result register 3H | ADC | 400 | | ADA0CR4 | A/D conversion result register 4 | ADC | 400 | | ADA0CR4H | A/D conversion result register 4H | ADC | 400 | | ADA0CR5 | A/D conversion result register 5 | ADC | 400 | | ADA0CR5H | A/D conversion result register 5H | ADC | 400 | | ADA0CR6 | A/D conversion result register 6 | ADC | 400 | | ADA0CR6H | A/D conversion result register 6H | ADC | 400 | | ADA0CR7 | A/D conversion result register 7 | ADC | 400 | | ADA0CR7H | A/D conversion result register 7H | ADC | 400 | | ADA0M0 | A/D converter mode register 0 | ADC | 393 | | ADA0M1 | A/D converter mode register 1 | ADC | 395 | | ADA0M2 | A/D converter mode register 2 | ADC | 398 | | ADA0PFM | Power fail compare mode register | ADC | 402 | | ADA0PFT | Power fail compare threshold value register | ADC | 409 | | ADA0S | Analog input channel specification register | ADC | 399 | | ADIC | Interrupt control register | INTC | 630 | | AWC | Address wait control register | BCU | 150 | | BCC | Bus cycle control register | BCU | 151 | | BSC | Bus size configuration register | BCU | 139 | | CB0CTL0 | CSIB0 control register 0 | CSIB | 468 | | CB0CTL1 | CSIB0 control register 1 | CSIB | 471 | | CB0CTL2 | CSIB0 control register 2 | CSIB | 472 | | CB0RIC | Interrupt control register | INTC | 630 | | CB0RX | CSIB0 receive data register | CSIB | 467 | | CB0RXL | CSIB0 receive data register L | CSIB | 467 | | CB0STR | CSIB0 status register | CSIB | 474 | | CB0TIC | Interrupt control register | INTC | 630 | | CB0TX | CSIB0 transmit data register | CSI | 467 | | CB0TXL | CSIB0 transmit data register L | CSI | 467 | | CB1CTL0 | CSIB1 control register 0 | CSI | 468 | | CB1CTL1 | CSIB1 control register 1 | CSI | 471 | | CB1CTL2 | CSIB1 control register 2 | CSI | 472 | | CB1RIC | Interrupt control register | INTC | 630 | | CB1RX | CSIB1 receive data register | CSI | 467 | | CB1RXL | CSIB1 receive data register L | CSI | 467 | (2/9) | Symbol | Name | Unit | (2/9<br>Page | |---------|---------------------------------------------|------|--------------| | CB1STR | CSIB1 status register | CSI | 474 | | CB1TIC | Interrupt control register | INTC | 630 | | CB1TX | CSIB1 transmit data register | CSI | 467 | | CB1TXL | CSIB1 transmit data register L | CSI | 467 | | CB2CTL0 | CSIB2 control register 0 | CSI | 468 | | CB2CTL1 | CSIB2 control register 1 | CSI | 471 | | CB2CTL2 | CSIB2 control register 2 | CSI | 472 | | CB2RIC | Interrupt control register | INTC | 630 | | CB2RX | CSIB2 receive data register | CSI | 467 | | CB2RXL | CSIB2 receive data register L | CSI | 467 | | CB2STR | CSIB2 status register | CSI | 474 | | CB2TIC | Interrupt control register | INTC | 630 | | CB2TX | CSIB2 transmit data register | CSI | 467 | | CB2TXL | CSIB2 transmit data register L | CSI | 467 | | CCLS | CPU operation clock status register | CG | 165 | | СКС | Clock control register | CG | 168 | | CLM | Clock monitor mode register | CLM | 694 | | CRCD | CRC data register | CRC | 704 | | CRCIN | CRC input register | CRC | 704 | | СТВР | CALLT base pointer | CPU | 31 | | CTPC | CALLT execution status saving register | CPU | 30 | | CTPSW | CALLT execution status saving register | CPU | 30 | | DA0CS0 | D/A conversion value setting register 0 | DAC | 427 | | DAOM | D/A converter mode register | DAC | 426 | | DADC0 | DMA addressing control register 0 | DMAC | 596 | | DADC1 | DMA addressing control register 1 | DMAC | 596 | | DADC2 | DMA addressing control register 2 | DMAC | 596 | | DADC3 | DMA addressing control register 3 | DMAC | 596 | | DBC0 | DMA transfer count register 0 | DMAC | 595 | | DBC1 | DMA transfer count register 1 | DMAC | 595 | | DBC2 | DMA transfer count register 2 | DMAC | 595 | | DBC3 | DMA transfer count register 3 | DMAC | 595 | | DBPC | Exception/debug trap status saving register | CPU | 31 | | DBPSW | Exception/debug trap status saving register | CPU | 31 | | DCHC0 | DMA channel control register 0 | DMAC | 597 | | DCHC1 | DMA channel control register 1 | DMAC | 597 | | DCHC2 | DMA channel control register 2 | DMAC | 597 | | DCHC3 | DMA channel control register 3 | DMAC | 597 | | DDA0H | DMA destination address register 0H | DMAC | 594 | | DDA0L | DMA destination address register 0L | DMAC | 594 | | DDA1H | DMA destination address register 1H | DMAC | 594 | | DDA1L | DMA destination address register 1L | DMAC | 594 | | DDA2H | DMA destination address register 2H | DMAC | 594 | | DDA2L | DMA destination address register 2L | DMAC | 594 | | DDA3H | DMA destination address register 3H | DMAC | 594 | (3/9) | Symbol | Name | Unit | (3/9)<br>Page | |----------------|-----------------------------------------|------------------|---------------| | DDA3L | DMA destination address register 3L | DMAC | 594 | | DMAIC0 | Interrupt control register | INTC | 630 | | DMAIC1 | Interrupt control register | INTC | 630 | | DMAIC2 | Interrupt control register | INTC | 630 | | DMAIC3 | Interrupt control register | INTC | 630 | | DSA0H | DMA source address register 0H | DMAC | 593 | | DSA0L | DMA source address register 0L | DMAC | 593 | | DSA1H | DMA source address register 1H | DMAC | 593 | | DSA1L | DMA source address register 1L | DMAC | 593 | | DSA2H | DMA source address register 2H | DMAC | 593 | | DSA2L | DMA source address register 2L | DMAC | 593 | | DSA2L<br>DSA3H | DMA source address register 3H | DMAC | 593 | | DSA3L | DMA source address register 3L | DMAC | 593 | | DTFR0 | DMA trigger factor register 0 | DMAC | 598 | | DTFR1 | DMA trigger factor register 1 | DMAC | 598 | | DTFR2 | DMA trigger factor register 2 | DMAC | 598 | | DTFR3 | DMA trigger factor register 3 | DMAC | 598 | | DWC0 | Data wait control register 0 | BCU | 147 | | ECR | Interrupt source register | CPU | 28 | | EIPC | Interrupt status saving register | CPU | 27 | | EIPSW | Interrupt status saving register | CPU | 27 | | FEPC | NMI status saving register | CPU | 28 | | FEPSW | NMI status saving register | CPU | 28 | | IIC0 | IIC shift register 0 | I <sup>2</sup> C | 534 | | IIC1 | IIC shift register 1 | I <sup>2</sup> C | 534 | | IICC0 | IIC control register 0 | I <sup>2</sup> C | 520 | | IICC1 | IIC control register 1 | I <sup>2</sup> C | 520 | | IICCL0 | IIC clock select register 0 | I <sup>2</sup> C | 530 | | IICCL1 | IIC clock select register 1 | I <sup>2</sup> C | 530 | | IICF0 | | I <sup>2</sup> C | 528 | | IICF1 | IIC flag register 0 IIC flag register 1 | I <sup>2</sup> C | 528 | | IICIC0 | Interrupt control register | INTC | 630 | | IICIC1 | Interrupt control register | INTC | 630 | | IICS0 | IIC status register 0 | I <sup>2</sup> C | 525 | | IICS1 | IIC status register 1 | I <sup>2</sup> C | 525 | | IICX0 | IIC function expansion register 0 | I <sup>2</sup> C | 531 | | IICX1 | IIC function expansion register 1 | I <sup>2</sup> C | 531 | | IMR0 | Interrupt mask register 0 | INTC | 631 | | IMR0H | Interrupt mask register 0H | INTC | 631 | | IMR0L | Interrupt mask register 0L | INTC | 631 | | IMR1 | Interrupt mask register 1 | INTC | 631 | | IMR1H | Interrupt mask register 1H | INTC | 631 | | IMR1L | Interrupt mask register 1L | INTC | 631 | | IMR2 | Interrupt mask register 2 | INTC | 631 | | IMR2H | Interrupt mask register 2H | INTC | 631 | | IIVINZI I | Interrupt mask register 211 | INTO | 001 | RENESAS (4/9) | Symbol | Name | Unit | Page | |--------|-----------------------------------------------------------|------------------|------| | IMR2L | Interrupt mask register 2L | INTC | 631 | | IMR3 | Interrupt mask register 3 | INTC | 631 | | IMR3H | Interrupt mask register 3H | INTC | 631 | | IMR3L | Interrupt mask register 3L | INTC | 631 | | INTF0 | External interrupt falling edge specification register 0 | INTC | 643 | | INTF3 | External interrupt falling edge specification register 3 | INTC | 644 | | INTF9H | External interrupt falling edge specification register 9H | INTC | 645 | | INTR0 | External interrupt rising edge specification register 0 | INTC | 643 | | INTR3 | External interrupt rising edge specification register 3 | INTC | 644 | | INTR9H | External interrupt rising edge specification register 9H | INTC | 645 | | ISPR | In630service priority register | INTC | 634 | | KRIC | Interrupt control register | INTC | 630 | | KRM | Key return mode register | KR | 651 | | LOCKR | Lock register | CG | 169 | | LVIIC | Interrupt control register | INTC | 630 | | LVIM | Low voltage detection register | LVI | 699 | | LVIS | Low voltage detection level select register | LVI | 700 | | NFC | Noise elimination control register | INTC | 547 | | OCDM | On630chip debug mode register | DCU | 738 | | OCKS0 | IIC division clock select register 0 | I <sup>2</sup> C | 534 | | OCKS1 | IIC division clock select register 1 | I <sup>2</sup> C | 54 | | OSTS | Oscillation stabilization time select register | Standby | 656 | | P0 | Port 0 register | Port | 65 | | P1 | Port 1 register | Port | 68 | | P3 | Port 3 register | Port | 70 | | РЗН | Port 3 register H | Port | 70 | | P3L | Port 3 register L | Port | 70 | | P4 | Port 4 register | Port | 75 | | P5 | Port 5 register | Port | 77 | | P7L | Port 7 register L | Port | 81 | | P9 | Port 9 register | Port | 82 | | P9H | Port 9 register H | Port | 82 | | P9L | Port 9 register L | Port | 82 | | PC | Program counter | CPU | 25 | | PCC | Processor clock control register | CG | 171 | | PCM | Port CM register | Port | 88 | | PCT | Port CT register | Port | 90 | | PDH | Port DH register | Port | 92 | | PDL | Port DL register | Port | 94 | | PDLH | Port DL register H | Port | 94 | | PDLL | Port DL register L | Port | 94 | | PF0 | Port 0 function register | Port | 67 | | PF3 | Port 3 function register | Port | 74 | | PF3H | Port 3 function register H | Port | 74 | | PF3L | Port 3 function register L | Port | 74 | (5/9) | Symbol | Name | Unit | Page | |--------|----------------------------------------------|------|------| | PF4 | Port 4 function register | Port | 76 | | PF5 | Port 5 function register | Port | 80 | | PF9 | Port 9 function register | Port | 87 | | PF9H | Port 9 function register H | Port | 87 | | PF9L | Port 9 function register L | Port | 87 | | PFC0 | Port 0 function control register | Port | 67 | | PFC3 | Port 3 function control register | Port | 72 | | PFC3H | Port 3 function control register H | Port | 72 | | PFC3L | Port 3 function control register L | Port | 72 | | PFC4 | Port 4 function control register | Port | 76 | | PFC5 | Port 5 function control register | Port | 79 | | PFC9 | Port 9 function control register | Port | 85 | | PFC9H | Port 9 function control register H | Port | 85 | | PFC9L | Port 9 function control register L | Port | 85 | | PFCE3L | Port 3 function control extension register L | Port | 72 | | PFCE5 | Port 5 function control extension register | Port | 79 | | PFCE9 | Port 9 function control extension register | Port | 85 | | PFCE9H | Port 9 function control extension register H | Port | 85 | | PFCE9L | Port 9 function control extension register L | Port | 85 | | PIC0 | Interrupt control register | INTC | 630 | | PIC1 | Interrupt control register | INTC | 630 | | PIC2 | Interrupt control register | INTC | 630 | | PIC3 | Interrupt control register | INTC | 630 | | PIC4 | Interrupt control register | INTC | 630 | | PIC5 | Interrupt control register | INTC | 630 | | PIC6 | Interrupt control register | INTC | 630 | | PIC7 | Interrupt control register | INTC | 630 | | PLLCTL | PLL control register | CG | 167 | | PLLS | PLL lockup time specification register | CG | 170 | | PM0 | Port 0 mode register | Port | 66 | | PM1 | Port 1 mode register | Port | 68 | | PM3 | Port 3 mode register | Port | 70 | | РМЗН | Port 3 mode register H | Port | 70 | | PM3L | Port 3 mode register L | Port | 70 | | PM4 | Port 4 mode register | Port | 75 | | PM5 | Port 5 mode register | Port | 78 | | PM7L | Port 7 mode register L | Port | 81 | | PM9 | Port 9 mode register | Port | 83 | | РМ9Н | Port 9 mode register H | Port | 83 | | PM9L | Port 9 mode register L | Port | 83 | | PMC0 | Port 0 mode control register | Port | 66 | | PMC3 | Port 3 mode control register | Port | 71 | | РМСЗН | Port 3 mode control register H | Port | 71 | | PMC3L | Port 3 mode control register L | Port | 71 | | PMC4 | Port 4 mode control register | Port | 76 | (6/9) | Symbol | Name | Unit | (6/9)<br>Page | |-----------|---------------------------------------------------|------------------|---------------| | PMC5 | Port 5 mode control register | Port | 78 | | PMC9 | Port 9 mode control register | Port | 84 | | РМС9Н | Port 9 mode control register H | Port | 84 | | PMC9L | Port 9 mode control register L | Port | 84 | | PMCCM | Port CM mode control register | Port | 89 | | PMCCT | Port CT mode control register | Port | 91 | | PMCDH | Port DH mode control register | Port | 93 | | PMCDL | Port DL mode control register | Port | 95 | | PMCDLH | Port DL mode control register H | Port | 95 | | PMCDLL | Port DL mode control register L | Port | 95 | | PMCM | Port CM mode register | Port | 88 | | PMCT | Port CT mode register | Port | 90 | | PMDH | Port DH mode register | Port | 92 | | PMDL | Port DL mode register | Port | 94 | | PMDLH | Port DL mode register H | Port | 94 | | PMDLL | Port DL mode register L | Port | 94 | | PRCMD | Command register | CPU | 54 | | PRSCM0 | Prescaler compare register 0 | WT | 371 | | PRSCM1 | Prescaler compare register 1 | BRG | 511 | | PRSCM2 | Prescaler compare register 2 | BRG | 511 | | PRSM0 | Prescaler mode register 0 | WT | 371 | | PRSM1 | Prescaler mode register 1 | BRG | 510 | | PRSM2 | Prescaler mode register 2 | BRG | 510 | | PSC | Power save control register | CG | 654 | | PSMR | Power save mode register | CG | 655 | | PSW | Program status word | CPU | 29 | | r0 to r31 | General630purpose registers | CPU | 25 | | RCM | Internal oscillation mode register | CG | 165 | | REGOVL0 | Regulator output voltage level control register 0 | REGC | 658 | | REGPR | Regulator protection register | REGC | 657 | | RESF | Reset source flag register | Reset | 683 | | RTBH0 | Real630time output buffer register 0H | RTP | 384 | | RTBL0 | Real630time output buffer register 0L | RTP | 384 | | RTPC0 | Real630time output port control register 0 | RTP | 386 | | RTPM0 | Real630time output port mode register 0 | RTP | 385 | | SELCNT0 | Selector operation control register 0 | Timer | 258 | | SVA0 | Slave address register 0 | I <sup>2</sup> C | 535 | | SVA1 | Slave address register 1 | I <sup>2</sup> C | 535 | | SYS | System status register | CPU | 54 | | TM0CMP0 | TMM0 compare register 0 | Timer | 360 | | TM0CTL0 | TMM0 control register 0 | Timer | 361 | | TM0EQIC0 | Interrupt control register | INTC | 630 | | TP0CCIC0 | Interrupt control register | INTC | 630 | | TP0CCIC1 | Interrupt control register | INTC | 630 | | TP0CCR0 | TMP0 capture/compare register 0 | Timer | 182 | (7/9) | Symbol | Name | Unit | (7/9<br>Page | |----------|-----------------------------------|-------|--------------| | TP0CCR1 | TMP0 capture/compare register 1 | Timer | 184 | | TP0CNT | TMP0 counter read buffer register | Timer | 186 | | TP0CTL0 | TMP0 control register 0 | Timer | 176 | | TP0CTL1 | TMP0 control register 1 | Timer | 176 | | TP0IOC0 | TMP0 I/O control register 0 | Timer | 178 | | TP0IOC1 | TMP0 I/O control register 1 | Timer | 179 | | TP0IOC2 | TMP0 I/O control register 2 | Timer | 180 | | TP0OPT0 | TMP0 option register 0 | Timer | 181 | | TP0OVIC | Interrupt control register | INTC | 630 | | TP1CCIC0 | Interrupt control register | INTC | 630 | | TP1CCIC1 | Interrupt control register | INTC | 630 | | TP1CCR0 | TMP1 capture/compare register 0 | Timer | 182 | | TP1CCR1 | TMP1 capture/compare register 1 | Timer | 184 | | TP1CNT | TMP1 counter read buffer register | Timer | 186 | | TP1CTL0 | TMP1 control register 0 | Timer | 176 | | TP1CTL1 | TMP1 control register 1 | Timer | 176 | | TP1IOC0 | TMP1 I/O control register 0 | Timer | 178 | | TP1IOC1 | TMP1 I/O control register 1 | Timer | 179 | | TP1IOC2 | TMP1 I/O control register 2 | Timer | 180 | | TP1OPT0 | TMP1 option register 0 | Timer | 181 | | TP1OVIC | Interrupt control register | INTC | 630 | | TP2CCIC0 | Interrupt control register | INTC | 630 | | TP2CCIC1 | Interrupt control register | INTC | 630 | | TP2CCR0 | TMP2 capture/compare register 0 | Timer | 182 | | TP2CCR1 | TMP2 capture/compare register 1 | Timer | 184 | | TP2CNT | TMP2 counter read buffer register | Timer | 186 | | TP2CTL0 | TMP2 control register 0 | Timer | 176 | | TP2CTL1 | TMP2 control register 1 | Timer | 176 | | TP2IOC0 | TMP2 I/O control register 0 | Timer | 178 | | TP2IOC1 | TMP2 I/O control register 1 | Timer | 179 | | TP2IOC2 | TMP2 I/O control register 2 | Timer | 180 | | TP2OPT0 | TMP2 option register 0 | Timer | 181 | | TP2OVIC | Interrupt control register | INTC | 630 | | TP5CCIC0 | Interrupt control register | INTC | 630 | | TP5CCIC1 | Interrupt control register | INTC | 630 | | TP5CCR0 | TMP5 capture/compare register 0 | Timer | 182 | | TP5CCR1 | TMP5 capture/compare register 1 | Timer | 184 | | TP5CNT | TMP5 counter read buffer register | Timer | 186 | | TP5CTL0 | TMP5 control register 0 | Timer | 176 | | TP5CTL1 | TMP5 control register 1 | Timer | 176 | | TP5IOC0 | TMP5 I/O control register 0 | Timer | 178 | | TP5IOC1 | TMP5 I/O control register 1 | Timer | 179 | | TP5IOC2 | TMP5 I/O control register 2 | Timer | 180 | | TP5OPT0 | TMP5 option register 0 | Timer | 181 | | TP5OVIC | Interrupt control register | INTC | 630 | (8/9) | Symbol | Name | Unit | (8/9)<br>Page | |--------------------|-----------------------------------|-------|---------------| | TQ0CCIC0 | Interrupt control register | INTC | 630 | | TQ0CCIC1 | Interrupt control register | INTC | 630 | | TQ0CCIC2 | Interrupt control register | INTC | 630 | | TQ0CCIC3 | Interrupt control register | INTC | 630 | | TQ0CCR0 | TMQ0 capture/compare register 0 | Timer | 270 | | TQ0CCR1 | TMQ0 capture/compare register 1 | Timer | 272 | | TQ0CCR2 | TMQ0 capture/compare register 2 | Timer | 274 | | TQ0CCR3 | TMQ0 capture/compare register 3 | Timer | 276 | | TQ0CNT | TMQ0 counter read buffer register | Timer | 278 | | TQ0CTL0 | TMQ0 control register 0 | Timer | 264 | | TQ0CTL1 | TMQ0 control register 1 | Timer | 265 | | TQ0IOC0 | TMQ0 I/O control register 0 | Timer | 266 | | TQ0IOC1 | TMQ0 I/O control register 1 | Timer | 267 | | TQ0IOC2 | TMQ0 I/O control register 2 | Timer | 268 | | TQ0IOC2 | | Timer | 269 | | | TMQ0 option register 0 | INTC | | | TQ0OVIC<br>UA0CTL0 | Interrupt control register | UARTA | 630<br>434 | | UA0CTL0 | UARTA0 control register 0 | | 456 | | UA0CTL1 | UARTA0 control register 1 | UARTA | | | | UARTA0 control register 2 | UARTA | 457 | | UA0OPT0 | UARTA0 option control register 0 | UARTA | 436 | | UA0RIC | Interrupt control register | INTC | 630 | | UA0RX | UARTA0 receive data register | UARTA | 439 | | UAOSTR | UARTA0 status register | UARTA | 437 | | UAOTIC | Interrupt control register | INTC | 630 | | UA0TX | UARTA0 transmit data register | UARTA | 439 | | UA1CTL0 | UARTA1 control register 0 | UARTA | 434 | | UA1CTL1 | UARTA1 control register 1 | UARTA | 456 | | UA1CTL2 | UARTA1 control register 2 | UARTA | 457 | | UA1OPT0 | UARTA1 option control register 0 | UARTA | 436 | | UA1RIC | Interrupt control register | INTC | 630 | | UA1RX | UARTA1 receive data register | UARTA | 439 | | UA1STR | UARTA1 status register | UARTA | 437 | | UA1TIC | Interrupt control register | INTC | 630 | | UA1TX | UARTA1 transmit data register | UARTA | 439 | | UA2CTL0 | UARTA2 control register 0 | UARTA | 434 | | UA2CTL1 | UARTA2 control register 1 | UARTA | 456 | | UA2CTL2 | UARTA2 control register 2 | UARTA | 457 | | UA2OPT0 | UARTA2 option control register 0 | UARTA | 436 | | UA2RIC | Interrupt control register | INTC | 630 | | UA2RX | UARTA2 receive data register | UARTA | 439 | | UA2STR | UARTA2 status register | UARTA | 437 | | UA2TIC | Interrupt control register | INTC | 630 | | UA2TX | UARTA2 transmit data register | UARTA | 439 | | VSWC | System wait control register | CPU | 56 | | WDTE | Watchdog timer enable register | WDT | 381 | (9/9) | Symbol | Name | Unit | Page | |--------|-------------------------------------|------|------| | WDTM2 | Watchdog timer mode register 2 | WDT | 635 | | WTIC | Interrupt control register | INTC | 632 | | WTIIC | Interrupt control register | INTC | 632 | | WTM | Watch timer operation mode register | WT | 372 | ## APPENDIX C INSTRUCTION SET LIST ### C.1 Conventions ## (1) Register symbols used to describe operands | Register Symbol | Explanation | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------| | reg1 | General-purpose registers: Used as source registers. | | reg2 | General-purpose registers: Used mainly as destination registers. Also used as source register in some instructions. | | reg3 | General-purpose registers: Used mainly to store the remainders of division results and the higher 32 bits of multiplication results. | | bit#3 | 3-bit data for specifying the bit number | | immX | X bit immediate data | | dispX | X bit displacement data | | regID | System register number | | vector | 5-bit data that specifies the trap vector (00H to 1FH) | | cccc | 4-bit data that shows the conditions code | | sp | Stack pointer (r3) | | ер | Element pointer (r30) | | listX | X item register list | ### (2) Register symbols used to describe opcodes | Register Symbol | Explanation | |-----------------|--------------------------------------------------------------------| | R | 1-bit data of a code that specifies reg1 or regID | | r | 1-bit data of the code that specifies reg2 | | w | 1-bit data of the code that specifies reg3 | | d | 1-bit displacement data | | 1 | 1-bit immediate data (indicates the higher bits of immediate data) | | i | 1-bit immediate data | | cccc | 4-bit data that shows the condition codes | | CCCC | 4-bit data that shows the condition codes of Bcond instruction | | bbb | 3-bit data for specifying the bit number | | L | 1-bit data that specifies a program register in the register list | ## (3) Register symbols used in operations | Register Symbol | Explanation | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>←</b> | Input for | | GR[] | General-purpose register | | SR[] | System register | | zero-extend (n) | Expand n with zeros until word length. | | sign-extend (n) | Expand n with signs until word length. | | load-memory (a, b) | Read size b data from address a. | | store-memory (a, b, c) | Write data b into address a in size c. | | load-memory-bit (a, b) | Read bit b of address a. | | store-memory-bit (a, b, c) | Write c to bit b of address a. | | saturated (n) | Execute saturated processing of n (n is a 2's complement). If, as a result of calculations, $n \geq 7 FFFFFFFH, \text{ let it be } 7FFFFFFH. \\ n \leq 80000000H, \text{ let it be } 80000000H.$ | | result | Reflects the results in a flag. | | Byte | Byte (8 bits) | | Halfword | Half word (16 bits) | | Word | Word (32 bits) | | + | Addition | | _ | Subtraction | | II | Bit concatenation | | х | Multiplication | | ÷ | Division | | % | Remainder from division results | | AND | Logical product | | OR | Logical sum | | XOR | Exclusive OR | | NOT | Logical negation | | logically shift left by | Logical shift left | | logically shift right by | Logical shift right | | arithmetically shift right by | Arithmetic shift right | ### (4) Register symbols used in execution clock | Register Symbol Explanation | | | | | | | | | |--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | i | If executing another instruction immediately after executing the first instruction (issue). | | | | | | | | | r If repeating execution of the same instruction immediately after executing the first instruction (repeat). | | | | | | | | | | 1 | If using the results of instruction execution in the instruction immediately after the execution (latency). | | | | | | | | ## (5) Register symbols used in flag operations | Identifier | Explanation | |------------|------------------------------------------------| | (Blank) | No change | | 0 | Clear to 0 | | Х | Set or cleared in accordance with the results. | | R | Previously saved values are restored. | ### (6) Condition codes | Condition Code (cccc) | Condition Formula | Explanation | |-----------------------|--------------------------|--------------------------------------------| | 0 0 0 0 | OV = 1 | Overflow | | 1 0 0 0 | OV = 0 | No overflow | | 0 0 0 1 | CY = 1 | Carry Lower (Less than) | | 1 0 0 1 | CY = 0 | No carry Not lower (Greater than or equal) | | 0 0 1 0 | Z = 1 | Zero | | 1 0 1 0 | Z = 0 | Not zero | | 0 0 1 1 | (CY or Z) = 1 | Not higher (Less than or equal) | | 1 0 1 1 | (CY or Z) = 0 | Higher (Greater than) | | 0 1 0 0 | S = 1 | Negative | | 1 1 0 0 | S = 0 | Positive | | 0 1 0 1 | _ | Always (Unconditional) | | 1 1 0 1 | SAT = 1 | Saturated | | 0 1 1 0 | (S xor OV) = 1 | Less than signed | | 1 1 1 0 | (S xor OV) = 0 | Greater than or equal signed | | 0 1 1 1 | ((S xor OV) or Z) = 1 | Less than or equal signed | | 1 1 1 1 | ((S xor OV) or Z) = 0 | Greater than signed | ## C.2 Instruction Set (in Alphabetical Order) (1/6) | Mnemonic | Operand | Opcode | Operation | | E | cecuti | on | | | Flags | | (1/6) | |----------|---------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------|-------------|-------------|-------------|----|----|-------|---|-------| | | - 1 | | 5 | | | Clock | | | ı | | 1 | | | | | | | | i | r | 1 | CY | OV | S | Z | SAT | | ADD | reg1,reg2 | rrrrr001110RRRRR | GR[reg2]←GR[reg2]+GR[reg1] | | 1 | 1 | 1 | × | × | × | × | | | | imm5,reg2 | rrrrr010010iiiii | GR[reg2]←GR[reg2]+sign-extend(in | mm5) | 1 | 1 | 1 | × | × | × | × | | | ADDI | imm16,reg1,reg2 | rrrrr110000RRRRR | GR[reg2]←GR[reg1]+sign-extend(in | mm16) | 1 | 1 | 1 | × | × | × | × | | | AND | reg1,reg2 | rrrrr001010RRRRR | GR[reg2]←GR[reg2]AND GR[reg1] | | 1 | 1 | 1 | | 0 | × | × | | | ANDI | imm16,reg1,reg2 | rrrrr110110RRRRR | GR[reg2]←GR[reg1]AND zero-exte | nd(imm16) | 1 | 1 | 1 | | 0 | × | × | | | Bcond | disp9 | ddddd1011dddcccc<br>Note 1 | if conditions are satisfied then PC←PC+sign-extend(disp9) | When conditions are satisfied | 2<br>Note 2 | 2<br>Note 2 | 2<br>Note 2 | | | | | | | | | | | When conditions are not satisfied | 1 | 1 | 1 | | | | | | | BSH | reg2,reg3 | rrrrr11111100000<br>wwwww01101000010 | GR[reg3]←GR[reg2] (23 : 16) II GR<br>GR[reg2] (7 : 0) II GR[reg2] (15 : 8) | 1 | 1 | 1 | × | 0 | × | × | | | | BSW | reg2,reg3 | rrrrr111111100000<br>wwwww01101000000 | GR[reg3]←GR[reg2] (7 : 0) GR[reg2] (15 : 8) GR<br>[reg2] (23 : 16) GR[reg2] (31 : 24) | | | 1 | 1 | × | 0 | × | × | | | CALLT | imm6 | 0000001000iiiiii | CTPC←PC+2(return PC) CTPSW←PSW adr←CTBP+zero-extend(imm6 logic PC←CTBP+zero-extend(Load-mem | | 4 | 4 | 4 | | | | | | | CLR1 | bit#3,disp16[reg1] | 10bbb1111110RRRRR<br>dddddddddddddddd | adr←GR[reg1]+sign-extend(disp16<br>Z flag←Not(Load-memory-bit(adr,b<br>Store-memory-bit(adr,bit#3,0) | - | 3<br>Note3 | 3<br>Note3 | 3<br>Note 3 | | | | × | | | | reg2,[reg1] | rrrrr1111111RRRRR<br>0000000011100100 | adr←GR[reg1] Z flag←Not(Load-memory-bit(adr,reg Store-memory-bit(adr,reg2,0) | eg2)) | 3<br>Note3 | 3<br>Note3 | 3<br>Note 3 | | | | × | | | CMOV | cccc,imm5,reg2,reg3 | rrrrr111111iiii<br>wwwww011000cccc0 | if conditions are satisfied<br>then GR[reg3]←sign-extended(immelse GR[reg3]←GR[reg2] | n5) | 1 | 1 | 1 | | | | | | | | cccc,reg1,reg2,reg3 | rrrrr111111RRRR<br>wwwww011001cccc0 | if conditions are satisfied<br>then GR[reg3]←GR[reg1]<br>else GR[reg3]←GR[reg2] | | 1 | 1 | 1 | | | | | | | CMP | reg1,reg2 | rrrrr001111RRRRR | result←GR[reg2]–GR[reg1] | | 1 | 1 | 1 | × | × | × | × | | | | imm5,reg2 | rrrrr010011iiiii | result←GR[reg2]–sign-extend(imm | 5) | 1 | 1 | 1 | × | × | × | × | | | CTRET | | 0000011111100000<br>0000000101000100 | PC←CTPC<br>PSW←CTPSW | | 3 | 3 | 3 | R | R | R | R | R | | DBRET | | 0000011111100000<br>0000000101000110 | PC←DBPC<br>PSW←DBPSW | | 3 | 3 | 3 | R | R | R | R | R | (2/6) | Mnemonic | Operand | Opcode | Operation | | cecuti<br>Clock | | | | Flags | i | | |----------|--------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|---------------|----|----|-------|---|-----| | | | | | i | r | 1 | CY | ov | S | Z | SAT | | DBTRAP | | 11111100001000000 | DBPC←PC+2 (restored PC) DBPSW←PSW PSW.NP←1 PSW.EP←1 PSW.ID←1 PC←00000060H | 3 | 3 | 3 | | | | | | | DI | | 0000011111100000<br>0000000101100000 | PSW.ID←1 | 1 | 1 | 1 | | | | | | | DISPOSE | imm5,list12 | 0000011001iiiiiL<br>LLLLLLLLLL00000 | sp←sp+zero-extend(imm5 logically shift left by 2) GR[reg in list12]←Load-memory(sp,Word) sp←sp+4 repeat 2 steps above until all regs in list12 is loaded | n+1<br>Note4 | n+1<br>Note4 | n+1<br>Note 4 | | | | | | | | imm5,list12,[reg1] | 0000011001iiiiiL<br>LLLLLLLLLLRRRRR<br>Note 5 | sp←sp+zero-extend(imm5 logically shift left by 2) GR[reg in list12]←Load-memory(sp,Word) sp←sp+4 repeat 2 steps above until all regs in list12 is loaded PC←GR[reg1] | n+3<br>Note4 | n+3<br>Note4 | n+3<br>Note 4 | | | | | | | DIV | reg1,reg2,reg3 | rrrrr1111111RRRRR<br>wwwww01011000000 | GR[reg2]←GR[reg2]÷GR[reg1]<br>GR[reg3]←GR[reg2]%GR[reg1] | 35 | 35 | 35 | | × | × | × | | | DIVH | reg1,reg2 | rrrrr000010RRRRR | GR[reg2]←GR[reg2]÷GR[reg1] <sup>Note 6</sup> | 35 | 35 | 35 | | × | × | × | | | | reg1,reg2,reg3 | rrrrr1111111RRRRR<br>wwwww01010000000 | GR[reg2]←GR[reg2]÷GR[reg1] <sup>Note 6</sup> GR[reg3]←GR[reg2]%GR[reg1] | 35 | 35 | 35 | | × | × | × | | | DIVHU | reg1,reg2,reg3 | rrrrr1111111RRRRR<br>wwwww01010000010 | GR[reg2]←GR[reg2]÷GR[reg1] <sup>Note 6</sup> GR[reg3]←GR[reg2]%GR[reg1] | 34 | 34 | 34 | | × | × | × | | | DIVU | reg1,reg2,reg3 | rrrrr1111111RRRRR<br>wwwww01011000010 | GR[reg2]←GR[reg2]÷GR[reg1]<br>GR[reg3]←GR[reg2]%GR[reg1] | 34 | 34 | 34 | | × | × | × | | | E | | 1000011111100000 | PSW.ID←0 | 1 | 1 | 1 | | | | | | | HALT | | 0000011111100000 | Stop | 1 | 1 | 1 | | | | | | | HSW | reg2,reg3 | rrrrr11111100000<br>wwwww01101000100 | GR[reg3]←GR[reg2](15 : 0) II GR[reg2] (31 : 16) | 1 | 1 | 1 | × | 0 | × | × | | | JARL | disp22,reg2 | rrrrr11110dddddd<br>ddddddddddddddddd0<br>Note 7 | GR[reg2]←PC+4<br>PC←PC+sign-extend(disp22) | 2 | 2 | 2 | | | | | | | JMP | [reg1] | 0000000011RRRRR | PC←GR[reg1] | 3 | 3 | 3 | | | | | | | JR | disp22 | 0000011110dddddddddddddddddddddddddddd | PC←PC+sign-extend(disp22) | 2 | 2 | 2 | | | | | | | LD.B | disp16[reg1],reg2 | rrrrr111000RRRRR | adr←GR[reg1]+sign-extend(disp16) GR[reg2]←sign-extend(Load-memory(adr,Byte)) | 1 | 1 | Note | | | | | | | LD.BU | disp16[reg1],reg2 | rrrrr11110bRRRRR<br>dddddddddddddd1<br>Notes 8, 10 | adr←GR[reg1]+sign-extend(disp16) GR[reg2]←zero-extend(Load-memory(adr,Byte)) | 1 | 1 | Note<br>11 | | | | | | (3/6) | Mnemonic | Operand | Opcode | Ope | ration | | cecuti<br>Clock | | | | Flags | | | |----------|--------------------|-------------------------------------------------|---------------------------------------------------------------------------------|----------------------------|-------------|-----------------|-------------|----|----|-------|---|-----| | | | | | | i | r | 1 | CY | ov | S | Z | SAT | | LD.H | disp16[reg1],reg2 | rrrrr111001RRRRR<br>dddddddddddddddd0<br>Note 8 | adr←GR[reg1]+sign-exten<br>GR[reg2]←sign-extend(Lo | | 1 | 1 | Note<br>11 | | | | | | | LDSR | reg2,regID | rrrrr1111111RRRRR | SR[regID]←GR[reg2] | Other than regID = PSW | 1 | 1 | 1 | | | | | | | | | 0000000000100000<br>Note 12 | | regID = PSW | 1 | 1 | 1 | × | × | × | × | × | | LD.HU | disp16[reg1],reg2 | rrrrr111111RRRRR<br>dddddddddddddddd1<br>Note 8 | adr←GR[reg1]+sign-exten<br>GR[reg2]←zero-extend(Lo | | 1 | 1 | Note<br>11 | | | | | | | LD.W | disp16[reg1],reg2 | rrrrr111001RRRRR<br>ddddddddddddddd1<br>Note 8 | adr←GR[reg1]+sign-extend(disp16) GR[reg2]←Load-memory(adr,Word) | | 1 | 1 | Note<br>11 | | | | | | | MOV | reg1,reg2 | rrrrr000000RRRRR | GR[reg2]←GR[reg1] | | 1 | 1 | 1 | | | | | | | | imm5,reg2 | rrrrr010000iiiii | GR[reg2]←sign-extend(im | m5) | 1 | 1 | 1 | | | | | | | | imm32,reg1 | 00000110001RRRRR | GR[reg1]←imm32 | | 2 | 2 | 2 | | | | | | | MOVEA | imm16,reg1,reg2 | rrrrr110001RRRRR | GR[reg2]←GR[reg1]+sign- | extend(imm16) | 1 | 1 | 1 | | | | | | | MOVHI | imm16,reg1,reg2 | rrrrr110010RRRRR | GR[reg2]←GR[reg1]+(imm | 16 II 0 <sup>16</sup> ) | 1 | 1 | 1 | | | | | | | MUL | reg1,reg2,reg3 | rrrrr1111111RRRRR<br>wwwww01000100000 | GR[reg3] II GR[reg2]←GR<br>Note 14 | [reg2]xGR[reg1] | 1 | 4 | 5 | | | | | | | | imm9,reg2,reg3 | rrrrr111111iiii<br>wwwww01001IIII00<br>Note 13 | GR[reg3] II GR[reg2]←GR | reg2]xsign-extend(imm9) | 1 | 4 | 5 | | | | | | | MULH | reg1,reg2 | rrrrr000111RRRRR | GR[reg2]←GR[reg2] <sup>Note 6</sup> xG | iR[reg1] <sup>Note 6</sup> | 1 | 1 | 2 | | | | | | | | imm5,reg2 | rrrrr010111iiii | GR[reg2]←GR[reg2] <sup>Note 6</sup> xs | gn-extend(imm5) | 1 | 1 | 2 | | | | | | | MULHI | imm16,reg1,reg2 | rrrrr110111RRRRR | GR[reg2]←GR[reg1] <sup>Note 6</sup> xir | nm16 | 1 | 1 | 2 | | | | | | | MULU | reg1,reg2,reg3 | rrrrr1111111RRRRR<br>wwwww01000100010 | GR[reg3] II GR[reg2]←GR<br>Note 14 | [reg2]xGR[reg1] | 1 | 4 | 5 | | | | | | | | imm9,reg2,reg3 | rrrrr111111iiii<br>wwwww01001IIII10<br>Note 13 | GR[reg3] ∥ GR[reg2]←GR | [reg2]xzero-extend(imm9) | 1 | 4 | 5 | | | | | | | NOP | | 0000000000000000 | Pass at least one clock cyc | cle doing nothing. | 1 | 1 | 1 | | | | | | | NOT | reg1,reg2 | rrrrr000001RRRRR | GR[reg2]←NOT(GR[reg1]) | | 1 | 1 | 1 | | 0 | × | × | | | NOT1 | bit#3,disp16[reg1] | 01bbb111110RRRRR<br>ddddddddddddddddd | adr←GR[reg1]+sign-exten<br>Z flag←Not(Load-memory<br>Store-memory-bit(adr,bit#3 | bit(adr,bit#3)) | 3<br>Note 3 | 3<br>Note3 | 3<br>Note 3 | | | | × | | | | reg2,[reg1] | rrrrr1111111RRRRR<br>0000000011100010 | adr←GR[reg1] Z flag←Not(Load-memory- Store-memory-bit(adr,reg2 | | 3<br>Note 3 | 3<br>Note3 | 3<br>Note 3 | | | | × | | (4/6) | Mnemonic | Operand | Opcode | Operation | | cecuti<br>Clock | | | | Flags | | (4/0) | |----------|-------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------|--------------------------|----|----|-------|---|-------| | | | | | i | r | Ι | CY | ov | s | Z | SAT | | OR | reg1,reg2 | rrrrr001000RRRRR | GR[reg2]←GR[reg2]OR GR[reg1] | 1 | 1 | 1 | | 0 | × | × | | | ORI | imm16,reg1,reg2 | rrrrr110100RRRRR | GR[reg2]←GR[reg1]OR zero-extend(imm16) | 1 | 1 | 1 | | 0 | × | × | | | PREPARE | list12,imm5 | 0000011110iiiiiL<br>LLLLLLLLLL00001 | Store-memory(sp–4,GR[reg in list12],Word) sp←sp–4 repeat 1 step above until all regs in list12 is stored sp←sp-zero-extend(imm5) | n+1<br>Note4 | n+1<br>Note4 | n+1<br>Note 4 | | | | | | | | list12,imm5,<br>sp/imm <sup>Note 15</sup> | 0 0 0 0 0 1 1 1 1 0 iiiiiL<br>LLLLLLLLLLLff0 1 1<br>imm 16/imm 32<br>Note 16 | Store-memory(sp–4,GR[reg in list12],Word) sp←sp+4 repeat 1 step above until all regs in list12 is stored sp←sp-zero-extend (imm5) ep←sp/imm | | n+2<br>Note4<br>Note17 | n+2<br>Note 4<br>Note 17 | | | | | | | RETI | | 0000011111100000<br>0000000101000000 | if PSW.EP=1 then PC ←EIPC PSW ←EIPSW else if PSW.NP=1 then PC ←FEPC PSW ←FEPSW else PC ←EIPC PSW ←EIPSW | 3 | 3 | 3 | R | R | R | R | R | | SAR | reg1,reg2 | rrrrr1111111RRRRR<br>0000000010100000 | GR[reg2]←GR[reg2]arithmetically shift right by GR[reg1] | 1 | 1 | 1 | × | 0 | × | × | | | | imm5,reg2 | rrrrr010101iiiii | GR[reg2]←GR[reg2]arithmetically shift right by zero-extend (imm5) | 1 | 1 | 1 | × | 0 | × | × | | | SASF | cccc,reg2 | rrrr1111110ccc | if conditions are satisfied then GR[reg2]←(GR[reg2]Logically shift left by 1) OR 00000001H else GR[reg2]←(GR[reg2]Logically shift left by 1) OR 00000000H | 1 | 1 | 1 | | | | | | | SATADD | reg1,reg2 | rrrrr000110RRRRR | GR[reg2]←saturated(GR[reg2]+GR[reg1]) | 1 | 1 | 1 | × | × | × | × | × | | | imm5,reg2 | rrrrr010001iiiii | GR[reg2]←saturated(GR[reg2]+sign-extend(imm5) | 1 | 1 | 1 | × | × | × | × | × | | SATSUB | reg1,reg2 | rrrrr000101RRRRR | GR[reg2]—saturated(GR[reg2]–GR[reg1]) | 1 | 1 | 1 | × | × | × | × | × | | SATSUBI | imm16,reg1,reg2 | rrrrr110011RRRRR | GR[reg2]←saturated(GR[reg1]–sign-extend(imm16) | 1 | 1 | 1 | × | × | × | × | × | | SATSUBR | reg1,reg2 | rrrrr000100RRRRR | GR[reg2]←saturated(GR[reg1]–GR[reg2]) | 1 | 1 | 1 | × | × | × | × | × | | SETF | cccc,reg2 | rrrrr1111110ccc | If conditions are satisfied then GR[reg2]—00000001H else GR[reg2]—00000000H | 1 | 1 | 1 | | | | | | (5/6) | Mnemonic | Operand | Opcode | Operation | | kecuti<br>Clock | | | | Flags | ; | | |----------|--------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------|-----------------|-------------|----|----|-------|---|-----| | | | | | i | r | 1 | CY | OV | S | Z | SAT | | SET1 | bit#3,disp16[reg1] | 00bbb111110RRRRR<br>dddddddddddddddd | adr←GR[reg1]+sign-extend(disp16) Z flag←Not (Load-memory-bit(adr,bit#3)) Store-memory-bit(adr,bit#3,1) | 3<br>Note3 | 3<br>Note3 | 3<br>Note 3 | | | | × | | | | reg2,[reg1] | rrrrr1111111RRRRR<br>0000000011100000 | adr←GR[reg1] Z flag←Not(Load-memory-bit(adr,reg2)) Store-memory-bit(adr,reg2,1) | 3<br>Note 3 | 3<br>Note3 | 3<br>Note 3 | | | | × | | | SHL | reg1,reg2 | rrrrr1111111RRRRR<br>0000000011000000 | GR[reg2]←GR[reg2] logically shift left by GR[reg1] | 1 | 1 | 1 | × | 0 | × | × | | | | imm5,reg2 | rrrrr010110iiiii | GR[reg2]←GR[reg2] logically shift left by zero-extend(imm5) | 1 | 1 | 1 | × | 0 | × | × | | | SHR | reg1,reg2 | rrrrr1111111RRRRR<br>0000000010000000 | GR[reg2]←GR[reg2] logically shift right by GR[reg1] | 1 | 1 | 1 | × | 0 | × | × | | | | imm5,reg2 | rrrrr010100iiiii | GR[reg2]←GR[reg2] logically shift right by zero-extend(imm5) | 1 | 1 | 1 | × | 0 | × | × | | | SLD.B | disp7[ep],reg2 | rrrrr0110ddddddd | adr←ep+zero-extend(disp7) GR[reg2]←sign-extend(Load-memory(adr,Byte)) | 1 | 1 | Note 9 | | | | | | | SLD.BU | disp4[ep],reg2 | rrrrr0000110dddd<br>Note 18 | adr←ep+zero-extend(disp4) GR[reg2]←zero-extend(Load-memory(adr,Byte)) | 1 | 1 | Note 9 | | | | | | | SLD.H | disp8[ep],reg2 | rrrrr1000ddddddd<br>Note 19 | adr←ep+zero-extend(disp8) GR[reg2]←sign-extend(Load-memory(adr,Halfword)) | 1 | 1 | Note 9 | | | | | | | SLD.HU | disp5[ep],reg2 | rrrrr0000111dddd<br>Notes 18, 20 | adr←ep+zero-extend(disp5) GR[reg2]←zero-extend(Load-memory(adr,Halfword)) | 1 | 1 | Note 9 | | | | | | | SLD.W | disp8[ep],reg2 | rrrrr1010dddddd0<br><b>Note 21</b> | adr←ep+zero-extend(disp8) GR[reg2]←Load-memory(adr,Word) | 1 | 1 | Note 9 | | | | | | | SST.B | reg2,disp7[ep] | rrrrr0111ddddddd | adr←ep+zero-extend(disp7) Store-memory(adr,GR[reg2],Byte) | 1 | 1 | 1 | | | | | | | SST.H | reg2,disp8[ep] | rrrrr1001ddddddd<br>Note 19 | adr←ep+zero-extend(disp8) Store-memory(adr,GR[reg2],Halfword) | 1 | 1 | 1 | | | | | | | SST.W | reg2,disp8[ep] | rrrrr1010dddddd1<br>Note 21 | adr←ep+zero-extend(disp8) Store-memory(adr,GR[reg2],Word) | 1 | 1 | 1 | | | | | | | ST.B | reg2,disp16[reg1] | rrrrr111010RRRRR<br>dddddddddddddddd | adr←GR[reg1]+sign-extend(disp16) Store-memory(adr,GR[reg2],Byte) | 1 | 1 | 1 | | | | | | | ST.H | reg2,disp16[reg1] | rrrrr111011RRRRR<br>dddddddddddddddd0<br>Note 8 | adr←GR[reg1]+sign-extend(disp16) Store-memory (adr,GR[reg2], Halfword) | 1 | 1 | 1 | | | | | | | ST.W | reg2,disp16[reg1] | rrrrr111011RRRRR<br>dddddddddddddddd1<br>Note 8 | adr←GR[reg1]+sign-extend(disp16) Store-memory (adr,GR[reg2], Word) | 1 | 1 | 1 | | | | | | | STSR | regID,reg2 | rrrrr111111RRRRR<br>0000000001000000 | GR[reg2]←SR[regID] | 1 | 1 | 1 | | | | | | (6/6) | Mnemonic | Operand | Opcode | Operation | | kecuti<br>Clock | | | | Flags | | (0/0) | |----------|--------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|-------------|----|----|-------|---|-------| | | | | | i | r | 1 | CY | OV | S | Z | SAT | | SUB | reg1,reg2 | rrrrr001101RRRRR | GR[reg2]←GR[reg2]–GR[reg1] | 1 | 1 | 1 | × | × | × | × | | | SUBR | reg1,reg2 | rrrrr001100RRRRR | GR[reg2]←GR[reg1]–GR[reg2] | 1 | 1 | 1 | × | × | × | × | | | SWITCH | reg1 | 0000000010RRRR | adr←(PC+2) + (GR [reg1] logically shift left by 1) PC←(PC+2) + (sign-extend (Load-memory (adr,Halfword)) logically shift left by 1 | 5 | 5 | 5 | | | | | | | SXB | reg1 | 00000000101RRRRR | GR[reg1]←sign-extend<br>(GR[reg1] (7 : 0)) | 1 | 1 | 1 | | | | | | | SXH | reg1 | 00000000111RRRRR | GR[reg1]←sign-extend<br>(GR[reg1] (15 : 0)) | 1 | 1 | 1 | | | | | | | TRAP | vector | 00000111111111111 | EIPC ←PC+4 (Restored PC) EIPSW ←PSW ECR.EICC ←Interrupt code PSW.EP ←1 PSW.ID ←1 PC ←00000040H (when vector is 00H to 0FH) 00000050H (when vector is 10H to 1FH) | 3 | 3 | 3 | | | | | | | TST | reg1,reg2 | rrrrr001011RRRRR | result←GR[reg2] AND GR[reg1] | 1 | 1 | 1 | | 0 | × | × | | | TST1 | bit#3,disp16[reg1] | 11bbb111110RRRRR<br>dddddddddddddddd | adr←GR[reg1]+sign-extend(disp16) Z flag←Not (Load-memory-bit (adr,bit#3)) | 3<br>Note3 | 3<br>Note3 | 3<br>Note 3 | | | | × | | | | reg2, [reg1] | rrrrr1111111RRRRR<br>0000000011100110 | adr←GR[reg1] Z flag←Not (Load-memory-bit (adr,reg2)) | 3<br>Note 3 | 3<br>Note3 | 3<br>Note 3 | | | | × | | | XOR | reg1,reg2 | rrrrr001001RRRRR | GR[reg2]←GR[reg2] XOR GR[reg1] | 1 | 1 | 1 | | 0 | × | × | | | XORI | imm16,reg1,reg2 | rrrrr110101RRRRR | GR[reg2]←GR[reg1] XOR zero-extend (imm16) | 1 | 1 | 1 | | 0 | × | × | | | ZXB | reg1 | 0000000100RRRR | GR[reg1]←zero-extend (GR[reg1] (7 : 0)) | 1 | 1 | 1 | | | | | | | ZXH | reg1 | 00000000110RRRRR | GR[reg1]←zero-extend (GR[reg1] (15 : 0)) | 1 | 1 | 1 | | | | | | - Notes 1. dddddddd: Higher 8 bits of disp9. - 2. 3 if there is an instruction that rewrites the contents of the PSW immediately before. - 3. If there is no wait state (3 + the number of read access wait states). - **4.** n is the total number of list12 load registers. (According to the number of wait states. Also, if there are no wait states, n is the total number of list12 registers. If n = 0, same operation as when n = 1) - 5. RRRRR: other than 00000. - 6. The lower halfword data only are valid. - 7. dddddddddddddddddd: The higher 21 bits of disp22. - 8. dddddddddddddd: The higher 15 bits of disp16. - 9. According to the number of wait states (1 if there are no wait states). - 10. b: bit 0 of disp16. - 11. According to the number of wait states (2 if there are no wait states). - **Notes 12.** In this instruction, for convenience of mnemonic description, the source register is made reg2, but the reg1 field is used in the opcode. Therefore, the meaning of register specification in the mnemonic description and in the opcode differs from other instructions. - rrrrr = regID specification - RRRRR = reg2 specification - 13. iiiii: Lower 5 bits of imm9. - IIII: Higher 4 bits of imm9. - 14. Do not specify the same register for general-purpose registers reg1 and reg3. - 15. sp/imm: specified by bits 19 and 20 of the sub-opcode. - **16.** ff = 00: Load sp in ep. - 01: Load sign expanded 16-bit immediate data (bits 47 to 32) in ep. - 10: Load 16-bit logically left shifted 16-bit immediate data (bits 47 to 32) in ep. - 11: Load 32-bit immediate data (bits 63 to 32) in ep. - 17. If imm = imm32, n + 3 clocks. - 18. rrrrr: Other than 00000. - 19. ddddddd: Higher 7 bits of disp8. - 20. dddd: Higher 4 bits of disp5. - 21. dddddd: Higher 6 bits of disp8. ### APPENDIX D REVISION HISTORY ## D.1 Major Revisions in This Edition | Page | Description | |--------|---------------------------------------------------------------------| | p. 454 | Modification of Caution in 15.6.10 Receive data noise filter | | p. 454 | Modification of Figure 15-13 Timing of RXDAn Signal Judged as Noise | | p. 781 | Modification of Flash Memory Programming Characteristics | | p. 782 | Addition of Remark to (3) Programming characteristics | ## D.2 Revision History of Previous Editions A history of the revisions up to this edition is shown below. "Applied to:" indicates the chapters to which the revision was applied. | Edition | Description | Applied to: | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | 3rd | Modification of 2.1 (2) Non-port pins | CHAPTER 2 PIN FUNCTIONS | | | Modification of 12.3 (2) Real-time output port control register 0 (RTPC0) | CHAPTER 12 REAL-TIME OUTPUT FUNCTION (RTO) | | | Modification of Table 15-4. Maximum/Minimum Allowable Baud Rate Error | CHAPTER 15 ASYNCHRONOUS<br>SERIAL INTERFACE A (UARTA) | | 2nd | • Under development $\rightarrow$ mass production $\mu$ PD70F3735GK-GAK-AX, $\mu$ PD70F3736GC-GAD-AX, $\mu$ PD70F3736GC-GAD-AX | Throughout | | | Modification of status of pins AD15 to AD0 in <b>Table 5-2 Pin Statuses When</b> Internal ROM, Internal RAM, or On-Chip Peripheral I/O is Accessed | CHAPTER 5 BUS CONTROL<br>FUNCTION | | | Modification of status of pins AD15 to AD0 in Table 5-2 Pin Statuses When Internal ROM, Internal RAM, or On-Chip Peripheral I/O is Accessed | CHAPTER 16 3-WIRE VARIABLE-<br>LENGTH SERIAL I/O (CSIB) | | | Modification of 16.2 Features | | | | Modification of Note in 16.4 (2) CSIBn control register 1 (CBnCTL1) | | | | Modification of Caution in 16.8.1 Baud rate generation | CHAPTER 18 DMA FUNCTION (DMA CONTROLLER) | | | Modification of description in 18.13 (4) (a) Temporarily stop transfer of all DMA channels | CHAPTER 28 FLASH MEMORY | | | Modification of Table 28-2 Basic Functions | 1 | | | Modification of Table 28-3 Security Functions | | | | Modification of Table 28-4 Security Setting | | | | Modification of Table 28-7 Flash Memory Control Commands | | | | Modification of Main Clock Oscillator Characteristics in CHAPTER 30 ELECTRICAL SPECIFICATIONS | CHAPTER 30 ELECTRICAL SPECIFICATIONS | | | Modification of Subclock Oscillator Characteristics in CHAPTER 30 ELECTRICAL SPECIFICATIONS | | | | Modification of DC Characteristics in CHAPTER 30 ELECTRICAL SPECIFICATIONS | | | | Modification of Bus Timing (b) Read/write cycle (CLKOUT synchronous): In multiplexed bus mode in CHAPTER 30 ELECTRICAL SPECIFICATIONS | | | | Modification of Bus Timing UART Timing in CHAPTER 30 ELECTRICAL SPECIFICATIONS | | | | Modification of Bus Timing CSIB Timing in CHAPTER 30 ELECTRICAL SPECIFICATIONS | | | | Addition of CHAPTER 32 RECOMMENDED SOLDERING CONDITIONS | CHAPTER 32 RECOMMENDED SOLDERING CONDITIONS | | | Addition of APPENDIX D REVISION HISTORY | APPENDIX D REVISION HISTORY | V850ES/JF3-L User's Manual: Hardware Publication Date: Rev.4.00 Sep 30, 2010 Published by: Renesas Electronics Corporation #### **SALES OFFICES** # Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898 Renesas Electronics Hong Kong Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044 Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001 Renesas Electronics Malaysia Sdn.Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141 V850ES/JF3-L